summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/Mips/msa/3rf_q.ll
diff options
context:
space:
mode:
authorDaniel Sanders <daniel.sanders@imgtec.com>2013-09-27 10:08:31 +0000
committerDaniel Sanders <daniel.sanders@imgtec.com>2013-09-27 10:08:31 +0000
commit1b1e25b7c51a4f021050cd693f77dc9d4a84740f (patch)
tree211f908076cebe1b5d93f3bd3dacd0fb618d9375 /llvm/test/CodeGen/Mips/msa/3rf_q.ll
parentdb4c21f9945283f2e8d29c7a8a898512ebf37b52 (diff)
downloadbcm5719-llvm-1b1e25b7c51a4f021050cd693f77dc9d4a84740f.tar.gz
bcm5719-llvm-1b1e25b7c51a4f021050cd693f77dc9d4a84740f.zip
[mips][msa] MSA requires FR=1 mode (64-bit FPU register file). Report fatal error when using it in FR=0 mode.
llvm-svn: 191498
Diffstat (limited to 'llvm/test/CodeGen/Mips/msa/3rf_q.ll')
-rw-r--r--llvm/test/CodeGen/Mips/msa/3rf_q.ll2
1 files changed, 1 insertions, 1 deletions
diff --git a/llvm/test/CodeGen/Mips/msa/3rf_q.ll b/llvm/test/CodeGen/Mips/msa/3rf_q.ll
index 857ae3f617d..0504fe840b6 100644
--- a/llvm/test/CodeGen/Mips/msa/3rf_q.ll
+++ b/llvm/test/CodeGen/Mips/msa/3rf_q.ll
@@ -1,7 +1,7 @@
; Test the MSA fixed-point intrinsics that are encoded with the 3RF instruction
; format.
-; RUN: llc -march=mips -mattr=+msa < %s | FileCheck %s
+; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | FileCheck %s
@llvm_mips_mul_q_h_ARG1 = global <8 x i16> <i16 0, i16 1, i16 2, i16 3, i16 4, i16 5, i16 6, i16 7>, align 16
@llvm_mips_mul_q_h_ARG2 = global <8 x i16> <i16 8, i16 9, i16 10, i16 11, i16 12, i16 13, i16 14, i16 15>, align 16
OpenPOWER on IntegriCloud