summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/MSP430
diff options
context:
space:
mode:
authorSanjay Patel <spatel@rotateright.com>2019-10-03 21:34:04 +0000
committerSanjay Patel <spatel@rotateright.com>2019-10-03 21:34:04 +0000
commit288079aafdbde5d408db86a697ee5b19a0902f1d (patch)
tree33a881478f6322f36fdd011dfb4c0ade502676fa /llvm/test/CodeGen/MSP430
parentd2d2e33f25d23dbd27d48428c70cdf62f896e75e (diff)
downloadbcm5719-llvm-288079aafdbde5d408db86a697ee5b19a0902f1d.tar.gz
bcm5719-llvm-288079aafdbde5d408db86a697ee5b19a0902f1d.zip
[DAGCombiner] add operation legality checks before creating shift ops (PR43542)
As discussed on llvm-dev and: https://bugs.llvm.org/show_bug.cgi?id=43542 ...we have transforms that assume shift operations are legal and transforms to use them are profitable, but that may not hold for simple targets. In this case, the MSP430 target custom lowers shifts by repeating (many) simpler/fixed ops. That can be avoided by keeping this code as setcc/select. Differential Revision: https://reviews.llvm.org/D68397 llvm-svn: 373666
Diffstat (limited to 'llvm/test/CodeGen/MSP430')
-rw-r--r--llvm/test/CodeGen/MSP430/selectcc.ll61
1 files changed, 23 insertions, 38 deletions
diff --git a/llvm/test/CodeGen/MSP430/selectcc.ll b/llvm/test/CodeGen/MSP430/selectcc.ll
index c72079eac27..28b90f01317 100644
--- a/llvm/test/CodeGen/MSP430/selectcc.ll
+++ b/llvm/test/CodeGen/MSP430/selectcc.ll
@@ -4,24 +4,13 @@
define i16 @select_to_shifts_i16(i16 %a, i16 %b) {
; CHECK-LABEL: select_to_shifts_i16:
; CHECK: ; %bb.0:
-; CHECK-NEXT: mov.b r12, r12
-; CHECK-NEXT: swpb r12
-; CHECK-NEXT: add r12, r12
-; CHECK-NEXT: add r12, r12
-; CHECK-NEXT: add r12, r12
-; CHECK-NEXT: add r12, r12
-; CHECK-NEXT: add r12, r12
-; CHECK-NEXT: add r12, r12
-; CHECK-NEXT: swpb r12
-; CHECK-NEXT: sxt r12
-; CHECK-NEXT: rra r12
-; CHECK-NEXT: rra r12
-; CHECK-NEXT: rra r12
-; CHECK-NEXT: rra r12
-; CHECK-NEXT: rra r12
-; CHECK-NEXT: rra r12
-; CHECK-NEXT: rra r12
-; CHECK-NEXT: and r13, r12
+; CHECK-NEXT: mov r12, r14
+; CHECK-NEXT: clr r12
+; CHECK-NEXT: bit #2, r14
+; CHECK-NEXT: jeq .LBB0_2
+; CHECK-NEXT: ; %bb.1:
+; CHECK-NEXT: mov r13, r12
+; CHECK-NEXT: .LBB0_2:
; CHECK-NEXT: ret
%and = and i16 %a, 2
%tobool = icmp eq i16 %and, 0
@@ -32,27 +21,23 @@ define i16 @select_to_shifts_i16(i16 %a, i16 %b) {
define i32 @select_to_shifts_i32(i32 %a, i32 %b) {
; CHECK-LABEL: select_to_shifts_i32:
; CHECK: ; %bb.0:
-; CHECK-NEXT: mov r12, r13
-; CHECK-NEXT: mov.b r13, r13
-; CHECK-NEXT: swpb r13
-; CHECK-NEXT: add r13, r13
-; CHECK-NEXT: add r13, r13
-; CHECK-NEXT: add r13, r13
-; CHECK-NEXT: add r13, r13
-; CHECK-NEXT: add r13, r13
-; CHECK-NEXT: add r13, r13
-; CHECK-NEXT: swpb r13
-; CHECK-NEXT: sxt r13
-; CHECK-NEXT: rra r13
-; CHECK-NEXT: rra r13
-; CHECK-NEXT: rra r13
-; CHECK-NEXT: rra r13
-; CHECK-NEXT: rra r13
-; CHECK-NEXT: rra r13
-; CHECK-NEXT: rra r13
-; CHECK-NEXT: and r13, r14
-; CHECK-NEXT: and r15, r13
+; CHECK-NEXT: mov r12, r11
+; CHECK-NEXT: and #2, r11
+; CHECK-NEXT: clr r13
+; CHECK-NEXT: tst r11
+; CHECK-NEXT: clr r12
+; CHECK-NEXT: jne .LBB1_3
+; CHECK-NEXT: ; %bb.1:
+; CHECK-NEXT: tst r11
+; CHECK-NEXT: jne .LBB1_4
+; CHECK-NEXT: .LBB1_2:
+; CHECK-NEXT: ret
+; CHECK-NEXT: .LBB1_3:
; CHECK-NEXT: mov r14, r12
+; CHECK-NEXT: tst r11
+; CHECK-NEXT: jeq .LBB1_2
+; CHECK-NEXT: .LBB1_4:
+; CHECK-NEXT: mov r15, r13
; CHECK-NEXT: ret
%and = and i32 %a, 2
%tobool = icmp eq i32 %and, 0
OpenPOWER on IntegriCloud