diff options
author | Tim Northover <tnorthover@apple.com> | 2014-05-24 12:50:23 +0000 |
---|---|---|
committer | Tim Northover <tnorthover@apple.com> | 2014-05-24 12:50:23 +0000 |
commit | 3b0846e8f76899815159389be96d7184ad015a8a (patch) | |
tree | 3ff48b9a41b3bf5d19039bc8e0a2907b13fc4047 /llvm/test/CodeGen/ARM64/vclz.ll | |
parent | cc08e1fe1b3feef12a1eba31f8afcc3bbefc733e (diff) | |
download | bcm5719-llvm-3b0846e8f76899815159389be96d7184ad015a8a.tar.gz bcm5719-llvm-3b0846e8f76899815159389be96d7184ad015a8a.zip |
AArch64/ARM64: move ARM64 into AArch64's place
This commit starts with a "git mv ARM64 AArch64" and continues out
from there, renaming the C++ classes, intrinsics, and other
target-local objects for consistency.
"ARM64" test directories are also moved, and tests that began their
life in ARM64 use an arm64 triple, those from AArch64 use an aarch64
triple. Both should be equivalent though.
This finishes the AArch64 merge, and everyone should feel free to
continue committing as normal now.
llvm-svn: 209577
Diffstat (limited to 'llvm/test/CodeGen/ARM64/vclz.ll')
-rw-r--r-- | llvm/test/CodeGen/ARM64/vclz.ll | 109 |
1 files changed, 0 insertions, 109 deletions
diff --git a/llvm/test/CodeGen/ARM64/vclz.ll b/llvm/test/CodeGen/ARM64/vclz.ll deleted file mode 100644 index ddc09ed85fa..00000000000 --- a/llvm/test/CodeGen/ARM64/vclz.ll +++ /dev/null @@ -1,109 +0,0 @@ -; RUN: llc -march=arm64 -arm64-neon-syntax=apple < %s | FileCheck %s - -define <8 x i8> @test_vclz_u8(<8 x i8> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclz_u8: - ; CHECK: clz.8b v0, v0 - ; CHECK-NEXT: ret - %vclz.i = tail call <8 x i8> @llvm.ctlz.v8i8(<8 x i8> %a, i1 false) nounwind - ret <8 x i8> %vclz.i -} - -define <8 x i8> @test_vclz_s8(<8 x i8> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclz_s8: - ; CHECK: clz.8b v0, v0 - ; CHECK-NEXT: ret - %vclz.i = tail call <8 x i8> @llvm.ctlz.v8i8(<8 x i8> %a, i1 false) nounwind - ret <8 x i8> %vclz.i -} - -define <4 x i16> @test_vclz_u16(<4 x i16> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclz_u16: - ; CHECK: clz.4h v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <4 x i16> @llvm.ctlz.v4i16(<4 x i16> %a, i1 false) nounwind - ret <4 x i16> %vclz1.i -} - -define <4 x i16> @test_vclz_s16(<4 x i16> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclz_s16: - ; CHECK: clz.4h v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <4 x i16> @llvm.ctlz.v4i16(<4 x i16> %a, i1 false) nounwind - ret <4 x i16> %vclz1.i -} - -define <2 x i32> @test_vclz_u32(<2 x i32> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclz_u32: - ; CHECK: clz.2s v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <2 x i32> @llvm.ctlz.v2i32(<2 x i32> %a, i1 false) nounwind - ret <2 x i32> %vclz1.i -} - -define <2 x i32> @test_vclz_s32(<2 x i32> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclz_s32: - ; CHECK: clz.2s v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <2 x i32> @llvm.ctlz.v2i32(<2 x i32> %a, i1 false) nounwind - ret <2 x i32> %vclz1.i -} - -define <16 x i8> @test_vclzq_u8(<16 x i8> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclzq_u8: - ; CHECK: clz.16b v0, v0 - ; CHECK-NEXT: ret - %vclz.i = tail call <16 x i8> @llvm.ctlz.v16i8(<16 x i8> %a, i1 false) nounwind - ret <16 x i8> %vclz.i -} - -define <16 x i8> @test_vclzq_s8(<16 x i8> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclzq_s8: - ; CHECK: clz.16b v0, v0 - ; CHECK-NEXT: ret - %vclz.i = tail call <16 x i8> @llvm.ctlz.v16i8(<16 x i8> %a, i1 false) nounwind - ret <16 x i8> %vclz.i -} - -define <8 x i16> @test_vclzq_u16(<8 x i16> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclzq_u16: - ; CHECK: clz.8h v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <8 x i16> @llvm.ctlz.v8i16(<8 x i16> %a, i1 false) nounwind - ret <8 x i16> %vclz1.i -} - -define <8 x i16> @test_vclzq_s16(<8 x i16> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclzq_s16: - ; CHECK: clz.8h v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <8 x i16> @llvm.ctlz.v8i16(<8 x i16> %a, i1 false) nounwind - ret <8 x i16> %vclz1.i -} - -define <4 x i32> @test_vclzq_u32(<4 x i32> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclzq_u32: - ; CHECK: clz.4s v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %a, i1 false) nounwind - ret <4 x i32> %vclz1.i -} - -define <4 x i32> @test_vclzq_s32(<4 x i32> %a) nounwind readnone ssp { - ; CHECK-LABEL: test_vclzq_s32: - ; CHECK: clz.4s v0, v0 - ; CHECK-NEXT: ret - %vclz1.i = tail call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %a, i1 false) nounwind - ret <4 x i32> %vclz1.i -} - -declare <4 x i32> @llvm.ctlz.v4i32(<4 x i32>, i1) nounwind readnone - -declare <8 x i16> @llvm.ctlz.v8i16(<8 x i16>, i1) nounwind readnone - -declare <16 x i8> @llvm.ctlz.v16i8(<16 x i8>, i1) nounwind readnone - -declare <2 x i32> @llvm.ctlz.v2i32(<2 x i32>, i1) nounwind readnone - -declare <4 x i16> @llvm.ctlz.v4i16(<4 x i16>, i1) nounwind readnone - -declare <8 x i8> @llvm.ctlz.v8i8(<8 x i8>, i1) nounwind readnone |