summaryrefslogtreecommitdiffstats
path: root/llvm/test/CodeGen/AMDGPU/undefined-subreg-liverange.ll
diff options
context:
space:
mode:
authorMatthias Braun <matze@braunis.de>2016-05-20 23:02:13 +0000
committerMatthias Braun <matze@braunis.de>2016-05-20 23:02:13 +0000
commite29b7689bd181f35a515dac093858b56bf2a8b47 (patch)
treee3773e4c736067a135a18c53e4571fd17aa56358 /llvm/test/CodeGen/AMDGPU/undefined-subreg-liverange.ll
parent2a58779198013d14d17917bcb8b287e71040d2cb (diff)
downloadbcm5719-llvm-e29b7689bd181f35a515dac093858b56bf2a8b47.tar.gz
bcm5719-llvm-e29b7689bd181f35a515dac093858b56bf2a8b47.zip
MachineVerifier: subregs so not require defs/valnos on every path
It is fine for subregister ranges to be undefined on some CFG paths as we may have a "vregX:other_subreg<read-undef> =" def on that path. We do not (and should not) have live segments for the subregister ranges. The MachineVerifier should not complain about this. This is a slight variant of http://llvm.org/PR27705 llvm-svn: 270290
Diffstat (limited to 'llvm/test/CodeGen/AMDGPU/undefined-subreg-liverange.ll')
-rw-r--r--llvm/test/CodeGen/AMDGPU/undefined-subreg-liverange.ll26
1 files changed, 26 insertions, 0 deletions
diff --git a/llvm/test/CodeGen/AMDGPU/undefined-subreg-liverange.ll b/llvm/test/CodeGen/AMDGPU/undefined-subreg-liverange.ll
new file mode 100644
index 00000000000..4f8c69db019
--- /dev/null
+++ b/llvm/test/CodeGen/AMDGPU/undefined-subreg-liverange.ll
@@ -0,0 +1,26 @@
+; RUN: llc -verify-machineinstrs -o /dev/null %s
+; We may have subregister live ranges that are undefined on some paths. The
+; verifier should not complain about this.
+target triple = "amdgcn--"
+
+define void @func() {
+B0:
+ br i1 undef, label %B1, label %B2
+
+B1:
+ br label %B2
+
+B2:
+ %v0 = phi <4 x float> [ zeroinitializer, %B1 ], [ <float 0.0, float 0.0, float 0.0, float undef>, %B0 ]
+ br i1 undef, label %B30.1, label %B30.2
+
+B30.1:
+ %sub = fsub <4 x float> %v0, undef
+ br label %B30.2
+
+B30.2:
+ %v3 = phi <4 x float> [ %sub, %B30.1 ], [ %v0, %B2 ]
+ %ve0 = extractelement <4 x float> %v3, i32 0
+ store float %ve0, float addrspace(3)* undef, align 4
+ ret void
+}
OpenPOWER on IntegriCloud