summaryrefslogtreecommitdiffstats
path: root/llvm/test/Bitcode/upgrade-pointer-address-space.ll
diff options
context:
space:
mode:
authorSander de Smalen <sander.desmalen@arm.com>2018-07-20 09:00:44 +0000
committerSander de Smalen <sander.desmalen@arm.com>2018-07-20 09:00:44 +0000
commit33f588acb9b1203451de4948ff6f0e8ae58c5516 (patch)
tree4c5d831391307d5afe80852be332c7e38cd85e71 /llvm/test/Bitcode/upgrade-pointer-address-space.ll
parent3ed7f81ce1fd45513dc1727a7e04d79472606188 (diff)
downloadbcm5719-llvm-33f588acb9b1203451de4948ff6f0e8ae58c5516.tar.gz
bcm5719-llvm-33f588acb9b1203451de4948ff6f0e8ae58c5516.zip
[AArch64][SVE] Asm: Support for bit/byte reverse operations.
This patch adds the following instructions: RBIT reverse bits within each active elemnt (predicated), e.g. rbit z0.d, p0/m, z1.d for 8, 16, 32 and 64 bit elements. REV reverse order of elements in data/predicate vector (unpredicated), e.g. rev z0.d, z1.d rev p0.d, p1.d for 8, 16, 32 and 64 bit elements. REVB reverse order of bytes within each active element, e.g. revb z0.d, p0/m, z1.d for 16, 32 and 64 bit elements. REVH reverse order of 16-bit half-words within each active element, e.g. revh z0.d, p0/m, z1.d for 32 and 64 bit elements. REVW reverse order of 32-bit words within each active element, e.g. revw z0.d, p0/m, z1.d for 64 bit elements. llvm-svn: 337534
Diffstat (limited to 'llvm/test/Bitcode/upgrade-pointer-address-space.ll')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud