diff options
| author | Chris Lattner <sabre@nondot.org> | 2005-04-30 04:25:35 +0000 |
|---|---|---|
| committer | Chris Lattner <sabre@nondot.org> | 2005-04-30 04:25:35 +0000 |
| commit | db68d39a01e48fafcb07ee82ac0a8a4c5f2e6a65 (patch) | |
| tree | 843477b147d8efb632f8acacb407d66ed93f6c8a /llvm/lib | |
| parent | 3b203865514c9b8d85ea5e3a73e260291e98c36a (diff) | |
| download | bcm5719-llvm-db68d39a01e48fafcb07ee82ac0a8a4c5f2e6a65.tar.gz bcm5719-llvm-db68d39a01e48fafcb07ee82ac0a8a4c5f2e6a65.zip | |
Add support for FSIN/FCOS when unsafe math ops are enabled. Patch contributed by
Morten Ofstad!
llvm-svn: 21632
Diffstat (limited to 'llvm/lib')
| -rw-r--r-- | llvm/lib/Target/X86/X86ISelPattern.cpp | 10 |
1 files changed, 10 insertions, 0 deletions
diff --git a/llvm/lib/Target/X86/X86ISelPattern.cpp b/llvm/lib/Target/X86/X86ISelPattern.cpp index d7ea0e3c8e6..8b3f31cecfa 100644 --- a/llvm/lib/Target/X86/X86ISelPattern.cpp +++ b/llvm/lib/Target/X86/X86ISelPattern.cpp @@ -24,6 +24,7 @@ #include "llvm/CodeGen/SSARegMap.h" #include "llvm/Target/TargetData.h" #include "llvm/Target/TargetLowering.h" +#include "llvm/Target/TargetOptions.h" #include "llvm/Support/MathExtras.h" #include "llvm/ADT/Statistic.h" #include <set> @@ -64,6 +65,11 @@ namespace { setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand); setOperationAction(ISD::SREM , MVT::f64 , Expand); + if (!UnsafeFPMath) { + setOperationAction(ISD::FSIN , MVT::f64 , Expand); + setOperationAction(ISD::FCOS , MVT::f64 , Expand); + } + // These should be promoted to a larger select which is supported. /**/ setOperationAction(ISD::SELECT , MVT::i1 , Promote); setOperationAction(ISD::SELECT , MVT::i8 , Promote); @@ -1831,6 +1837,8 @@ unsigned ISel::SelectExpr(SDOperand N) { case ISD::FABS: case ISD::FNEG: + case ISD::FSIN: + case ISD::FCOS: case ISD::FSQRT: assert(N.getValueType()==MVT::f64 && "Illegal type for this operation"); Tmp1 = SelectExpr(Node->getOperand(0)); @@ -1839,6 +1847,8 @@ unsigned ISel::SelectExpr(SDOperand N) { case ISD::FABS: BuildMI(BB, X86::FABS, 1, Result).addReg(Tmp1); break; case ISD::FNEG: BuildMI(BB, X86::FCHS, 1, Result).addReg(Tmp1); break; case ISD::FSQRT: BuildMI(BB, X86::FSQRT, 1, Result).addReg(Tmp1); break; + case ISD::FSIN: BuildMI(BB, X86::FSIN, 1, Result).addReg(Tmp1); break; + case ISD::FCOS: BuildMI(BB, X86::FCOS, 1, Result).addReg(Tmp1); break; } return Result; |

