summaryrefslogtreecommitdiffstats
path: root/llvm/lib
diff options
context:
space:
mode:
authorMatt Arsenault <Matthew.Arsenault@amd.com>2015-11-11 00:01:36 +0000
committerMatt Arsenault <Matthew.Arsenault@amd.com>2015-11-11 00:01:36 +0000
commit61cb6fa848bb0b598d9ab34275ff714444d42b5e (patch)
tree522d6d6bebd699d7a65b278f8ce02231dcb7000d /llvm/lib
parent6690d7de390bdfb58af50083ad73596c027b4ff5 (diff)
downloadbcm5719-llvm-61cb6fa848bb0b598d9ab34275ff714444d42b5e.tar.gz
bcm5719-llvm-61cb6fa848bb0b598d9ab34275ff714444d42b5e.zip
AMDGPU: Remove dead code
llvm-svn: 252675
Diffstat (limited to 'llvm/lib')
-rw-r--r--llvm/lib/Target/AMDGPU/AMDGPUISelDAGToDAG.cpp35
1 files changed, 2 insertions, 33 deletions
diff --git a/llvm/lib/Target/AMDGPU/AMDGPUISelDAGToDAG.cpp b/llvm/lib/Target/AMDGPU/AMDGPUISelDAGToDAG.cpp
index ed63f4dc6f9..04a0c1d06af 100644
--- a/llvm/lib/Target/AMDGPU/AMDGPUISelDAGToDAG.cpp
+++ b/llvm/lib/Target/AMDGPU/AMDGPUISelDAGToDAG.cpp
@@ -285,22 +285,7 @@ SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
return N;
}
-static unsigned selectVectorRegClassID(unsigned NumVectorElts, bool UseVGPR) {
- if (UseVGPR) {
- switch (NumVectorElts) {
- case 1:
- return AMDGPU::VGPR_32RegClassID;
- case 2:
- return AMDGPU::VReg_64RegClassID;
- case 4:
- return AMDGPU::VReg_128RegClassID;
- case 8:
- return AMDGPU::VReg_256RegClassID;
- case 16:
- return AMDGPU::VReg_512RegClassID;
- }
- }
-
+static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
switch (NumVectorElts) {
case 1:
return AMDGPU::SReg_32RegClassID;
@@ -350,23 +335,7 @@ SDNode *AMDGPUDAGToDAGISel::Select(SDNode *N) {
EVT EltVT = VT.getVectorElementType();
assert(EltVT.bitsEq(MVT::i32));
if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
- bool UseVReg = false;
-
- for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
- U != E; ++U) {
- if (!U->isMachineOpcode()) {
- continue;
- }
- const TargetRegisterClass *RC = getOperandRegClass(*U, U.getOperandNo());
- if (!RC) {
- continue;
- }
- if (static_cast<const SIRegisterInfo *>(TRI)->isSGPRClass(RC)) {
- UseVReg = false;
- }
- }
-
- RegClassID = selectVectorRegClassID(NumVectorElts, UseVReg);
+ RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
} else {
// BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
// that adds a 128 bits reg copy when going through TwoAddressInstructions
OpenPOWER on IntegriCloud