diff options
author | Simon Pilgrim <llvm-dev@redking.me.uk> | 2016-03-03 17:54:35 +0000 |
---|---|---|
committer | Simon Pilgrim <llvm-dev@redking.me.uk> | 2016-03-03 17:54:35 +0000 |
commit | 022afe253865ce20a9af2cb4dec31e10a3977aa6 (patch) | |
tree | 9f8fba69085de2d565710d153bda6f5a26e64e2f /llvm/lib | |
parent | 3fb319c3cf404c8fd56888135b767da01dc6564f (diff) | |
download | bcm5719-llvm-022afe253865ce20a9af2cb4dec31e10a3977aa6.tar.gz bcm5719-llvm-022afe253865ce20a9af2cb4dec31e10a3977aa6.zip |
[X86] Tidied up 256-bit -> 2 x 128-bit vector shift extraction.
lowerShift was manually splitting BUILD_VECTOR cases when it could just call Extract128BitVector which does this anyway.
llvm-svn: 262633
Diffstat (limited to 'llvm/lib')
-rw-r--r-- | llvm/lib/Target/X86/X86ISelLowering.cpp | 16 |
1 files changed, 2 insertions, 14 deletions
diff --git a/llvm/lib/Target/X86/X86ISelLowering.cpp b/llvm/lib/Target/X86/X86ISelLowering.cpp index 295e1be4642..802988c1c62 100644 --- a/llvm/lib/Target/X86/X86ISelLowering.cpp +++ b/llvm/lib/Target/X86/X86ISelLowering.cpp @@ -19781,20 +19781,8 @@ static SDValue LowerShift(SDValue Op, const X86Subtarget &Subtarget, SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl); // Recreate the shift amount vectors - SDValue Amt1, Amt2; - if (Amt.getOpcode() == ISD::BUILD_VECTOR) { - // Constant shift amount - SmallVector<SDValue, 8> Ops(Amt->op_begin(), Amt->op_begin() + NumElems); - ArrayRef<SDValue> Amt1Csts = makeArrayRef(Ops).slice(0, NumElems / 2); - ArrayRef<SDValue> Amt2Csts = makeArrayRef(Ops).slice(NumElems / 2); - - Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT, Amt1Csts); - Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT, Amt2Csts); - } else { - // Variable shift amount - Amt1 = Extract128BitVector(Amt, 0, DAG, dl); - Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl); - } + SDValue Amt1 = Extract128BitVector(Amt, 0, DAG, dl); + SDValue Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl); // Issue new vector shifts for the smaller types V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1); |