diff options
author | Craig Topper <craig.topper@intel.com> | 2017-09-26 21:35:09 +0000 |
---|---|---|
committer | Craig Topper <craig.topper@intel.com> | 2017-09-26 21:35:09 +0000 |
commit | 7f0eeb428b0792bd11facd020028e9ed49078e85 (patch) | |
tree | b2bbfa301fe0910d79de309894e064eb04632281 /llvm/lib/Target/X86/X86MCInstLower.cpp | |
parent | ab3c0075b8f8cb9475ca8eb0e5b2af1c0575ef10 (diff) | |
download | bcm5719-llvm-7f0eeb428b0792bd11facd020028e9ed49078e85.tar.gz bcm5719-llvm-7f0eeb428b0792bd11facd020028e9ed49078e85.zip |
Recommit r314151 "[X86] Make all the NOREX CodeGenOnly instructions into postRA pseudos like the NOREX version of TEST.""
The late MOV8rr_NOREX that caused the crash has been removed.
llvm-svn: 314249
Diffstat (limited to 'llvm/lib/Target/X86/X86MCInstLower.cpp')
-rw-r--r-- | llvm/lib/Target/X86/X86MCInstLower.cpp | 4 |
1 files changed, 0 insertions, 4 deletions
diff --git a/llvm/lib/Target/X86/X86MCInstLower.cpp b/llvm/lib/Target/X86/X86MCInstLower.cpp index 36d81128acf..7a770d6cbc5 100644 --- a/llvm/lib/Target/X86/X86MCInstLower.cpp +++ b/llvm/lib/Target/X86/X86MCInstLower.cpp @@ -604,9 +604,7 @@ ReSimplify: // Note, we are currently not handling the following instructions: // MOV64ao8, MOV64o8a // XCHG16ar, XCHG32ar, XCHG64ar - case X86::MOV8mr_NOREX: case X86::MOV8mr: - case X86::MOV8rm_NOREX: case X86::MOV8rm: case X86::MOV16mr: case X86::MOV16rm: @@ -615,9 +613,7 @@ ReSimplify: unsigned NewOpc; switch (OutMI.getOpcode()) { default: llvm_unreachable("Invalid opcode"); - case X86::MOV8mr_NOREX: case X86::MOV8mr: NewOpc = X86::MOV8o32a; break; - case X86::MOV8rm_NOREX: case X86::MOV8rm: NewOpc = X86::MOV8ao32; break; case X86::MOV16mr: NewOpc = X86::MOV16o32a; break; case X86::MOV16rm: NewOpc = X86::MOV16ao32; break; |