summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target/X86/X86CodeEmitter.cpp
diff options
context:
space:
mode:
authorCraig Topper <craig.topper@gmail.com>2012-09-19 06:37:45 +0000
committerCraig Topper <craig.topper@gmail.com>2012-09-19 06:37:45 +0000
commit3f23c1a8b9d9600aed05f8f360e4bd20bdc87984 (patch)
treede011220f1b501f76667d7f72d32e74b6c610ef4 /llvm/lib/Target/X86/X86CodeEmitter.cpp
parent88ec52d5808f36366e832a2d61b192714713a062 (diff)
downloadbcm5719-llvm-3f23c1a8b9d9600aed05f8f360e4bd20bdc87984.tar.gz
bcm5719-llvm-3f23c1a8b9d9600aed05f8f360e4bd20bdc87984.zip
Remove code for setting the VEX L-bit as a function of operand size from the code emitters and the disassembler table builder. Fix a couple instructions that were still missing VEX_L.
llvm-svn: 164204
Diffstat (limited to 'llvm/lib/Target/X86/X86CodeEmitter.cpp')
-rw-r--r--llvm/lib/Target/X86/X86CodeEmitter.cpp11
1 files changed, 0 insertions, 11 deletions
diff --git a/llvm/lib/Target/X86/X86CodeEmitter.cpp b/llvm/lib/Target/X86/X86CodeEmitter.cpp
index e20232162f3..83dbe3ebd55 100644
--- a/llvm/lib/Target/X86/X86CodeEmitter.cpp
+++ b/llvm/lib/Target/X86/X86CodeEmitter.cpp
@@ -921,17 +921,6 @@ void Emitter<CodeEmitter>::emitVEXOpcodePrefix(uint64_t TSFlags,
}
- // Set the vector length to 256-bit if YMM0-YMM15 is used
- for (unsigned i = 0; i != MI.getNumOperands(); ++i) {
- if (!MI.getOperand(i).isReg())
- continue;
- if (MI.getOperand(i).isImplicit())
- continue;
- unsigned SrcReg = MI.getOperand(i).getReg();
- if (SrcReg >= X86::YMM0 && SrcReg <= X86::YMM15)
- VEX_L = 1;
- }
-
// Classify VEX_B, VEX_4V, VEX_R, VEX_X
unsigned NumOps = Desc->getNumOperands();
unsigned CurOp = 0;
OpenPOWER on IntegriCloud