diff options
author | Chris Lattner <sabre@nondot.org> | 2006-01-26 20:37:03 +0000 |
---|---|---|
committer | Chris Lattner <sabre@nondot.org> | 2006-01-26 20:37:03 +0000 |
commit | 32fef53f5cf5b5c9734f5472e5e53a6a8ffbcea3 (patch) | |
tree | 5c8533e276e0ed278c3d499e7dcc4c3ef473de28 /llvm/lib/Target/TargetLowering.cpp | |
parent | b1cfa09db163f169ec03774f8b322a802aef9d8c (diff) | |
download | bcm5719-llvm-32fef53f5cf5b5c9734f5472e5e53a6a8ffbcea3.tar.gz bcm5719-llvm-32fef53f5cf5b5c9734f5472e5e53a6a8ffbcea3.zip |
Implement a method for inline asm support
llvm-svn: 25660
Diffstat (limited to 'llvm/lib/Target/TargetLowering.cpp')
-rw-r--r-- | llvm/lib/Target/TargetLowering.cpp | 17 |
1 files changed, 17 insertions, 0 deletions
diff --git a/llvm/lib/Target/TargetLowering.cpp b/llvm/lib/Target/TargetLowering.cpp index 8f177c901d2..6b6ac57770d 100644 --- a/llvm/lib/Target/TargetLowering.cpp +++ b/llvm/lib/Target/TargetLowering.cpp @@ -13,7 +13,9 @@ #include "llvm/Target/TargetLowering.h" #include "llvm/Target/TargetMachine.h" +#include "llvm/Target/MRegisterInfo.h" #include "llvm/CodeGen/SelectionDAG.h" +#include "llvm/ADT/StringExtras.h" using namespace llvm; TargetLowering::TargetLowering(TargetMachine &tm) @@ -132,3 +134,18 @@ bool TargetLowering::isMaskedValueZeroForTargetNode(const SDOperand &Op, uint64_t Mask) const { return false; } + +std::vector<unsigned> TargetLowering:: +getRegForInlineAsmConstraint(const std::string &Constraint) const { + // Scan to see if this constraint is a register name. + const MRegisterInfo *RI = TM.getRegisterInfo(); + for (unsigned i = 1, e = RI->getNumRegs(); i != e; ++i) { + if (const char *Name = RI->get(i).Name) + if (StringsEqualNoCase(Constraint, Name)) + return std::vector<unsigned>(1, i); + } + + // Not a physreg, must not be a register reference or something. + return std::vector<unsigned>(); +} + |