summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp
diff options
context:
space:
mode:
authorBrian Gaeke <gaeke@uiuc.edu>2004-06-24 07:37:12 +0000
committerBrian Gaeke <gaeke@uiuc.edu>2004-06-24 07:37:12 +0000
commit7777e6670426a8db794ac8060c90f83761fb5d34 (patch)
treeb06a257063494b9278e0f0cf928bfd20e511cad7 /llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp
parentc8e1b5abe8c852123ceac6488059a968e442143a (diff)
downloadbcm5719-llvm-7777e6670426a8db794ac8060c90f83761fb5d34.tar.gz
bcm5719-llvm-7777e6670426a8db794ac8060c90f83761fb5d34.zip
Rename the load and store opcodes. The non-fp ones only have one
variant worth worrying about; the fp ones have two. llvm-svn: 14362
Diffstat (limited to 'llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp')
-rw-r--r--llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp4
1 files changed, 2 insertions, 2 deletions
diff --git a/llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp b/llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp
index aa86e4859ce..7b8cf0e0c89 100644
--- a/llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp
+++ b/llvm/lib/Target/SparcV8/SparcV8RegisterInfo.cpp
@@ -33,7 +33,7 @@ int SparcV8RegisterInfo::storeRegToStackSlot(
assert (RC == SparcV8::IntRegsRegisterClass
&& "Can only store 32-bit values to stack slots");
// On the order of operands here: think "[FrameIdx + 0] = SrcReg".
- BuildMI (MBB, I, V8::STrm, 3).addFrameIndex (FrameIdx).addSImm (0).addReg (SrcReg);
+ BuildMI (MBB, I, V8::ST, 3).addFrameIndex (FrameIdx).addSImm (0).addReg (SrcReg);
return 1;
}
@@ -45,7 +45,7 @@ int SparcV8RegisterInfo::loadRegFromStackSlot(
{
assert (RC == SparcV8::IntRegsRegisterClass
&& "Can only load 32-bit registers from stack slots");
- BuildMI (MBB, I, V8::LDmr, 2, DestReg).addFrameIndex (FrameIdx).addSImm (0);
+ BuildMI (MBB, I, V8::LD, 2, DestReg).addFrameIndex (FrameIdx).addSImm (0);
return 1;
}
OpenPOWER on IntegriCloud