summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target/Alpha/AlphaInstrInfo.cpp
diff options
context:
space:
mode:
authorAndrew Lenharth <andrewl@lenharth.org>2005-01-22 23:41:55 +0000
committerAndrew Lenharth <andrewl@lenharth.org>2005-01-22 23:41:55 +0000
commita1b5ca2b9dbf1cf1934220d36353af02ae91d3cd (patch)
tree2639ac62f64054ef254d3be2f9d97e308c220328 /llvm/lib/Target/Alpha/AlphaInstrInfo.cpp
parenteccb73d57fc2cb321d02152a4e257c35ff0b2761 (diff)
downloadbcm5719-llvm-a1b5ca2b9dbf1cf1934220d36353af02ae91d3cd.tar.gz
bcm5719-llvm-a1b5ca2b9dbf1cf1934220d36353af02ae91d3cd.zip
Let me introduce you to the early stages of the llvm backend for the alpha processor
llvm-svn: 19764
Diffstat (limited to 'llvm/lib/Target/Alpha/AlphaInstrInfo.cpp')
-rw-r--r--llvm/lib/Target/Alpha/AlphaInstrInfo.cpp43
1 files changed, 43 insertions, 0 deletions
diff --git a/llvm/lib/Target/Alpha/AlphaInstrInfo.cpp b/llvm/lib/Target/Alpha/AlphaInstrInfo.cpp
new file mode 100644
index 00000000000..3ca0ebd42a5
--- /dev/null
+++ b/llvm/lib/Target/Alpha/AlphaInstrInfo.cpp
@@ -0,0 +1,43 @@
+//===- AlphaInstrInfo.cpp - Alpha Instruction Information ---*- C++ -*-===//
+//
+// The LLVM Compiler Infrastructure
+//
+// This file was developed by the LLVM research group and is distributed under
+// the University of Illinois Open Source License. See LICENSE.TXT for details.
+//
+//===----------------------------------------------------------------------===//
+//
+// This file contains the Alpha implementation of the TargetInstrInfo class.
+//
+//===----------------------------------------------------------------------===//
+
+#include "Alpha.h"
+#include "AlphaInstrInfo.h"
+#include "AlphaGenInstrInfo.inc"
+#include "llvm/CodeGen/MachineInstrBuilder.h"
+#include <iostream>
+using namespace llvm;
+
+AlphaInstrInfo::AlphaInstrInfo()
+ : TargetInstrInfo(AlphaInsts, sizeof(AlphaInsts)/sizeof(AlphaInsts[0])) { }
+
+
+bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
+ unsigned& sourceReg,
+ unsigned& destReg) const {
+ //assert(0 && "TODO");
+ MachineOpCode oc = MI.getOpcode();
+ if (oc == Alpha::BIS) { // or r1, r2, r2
+ assert(MI.getNumOperands() == 3 &&
+ MI.getOperand(0).isRegister() &&
+ MI.getOperand(1).isRegister() &&
+ MI.getOperand(2).isRegister() &&
+ "invalid Alpha BIS instruction!");
+ if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
+ sourceReg = MI.getOperand(1).getReg();
+ destReg = MI.getOperand(0).getReg();
+ return true;
+ }
+ }
+ return false;
+}
OpenPOWER on IntegriCloud