diff options
author | Jim Grosbach <grosbach@apple.com> | 2012-04-27 23:51:33 +0000 |
---|---|---|
committer | Jim Grosbach <grosbach@apple.com> | 2012-04-27 23:51:33 +0000 |
commit | 9d8f6f3d9d736b08d85c9aca00cb83d49e810cb8 (patch) | |
tree | 20d64f0d434626fe0d4434587365a376082c2626 /llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp | |
parent | a99b1681455bc4db27bbea0d29bcab1edbd236c5 (diff) | |
download | bcm5719-llvm-9d8f6f3d9d736b08d85c9aca00cb83d49e810cb8.tar.gz bcm5719-llvm-9d8f6f3d9d736b08d85c9aca00cb83d49e810cb8.zip |
ARM: Tweak tADDrSP definition for consistent operand order.
Make the operand order of the instruction match that of the asm syntax.
llvm-svn: 155747
Diffstat (limited to 'llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp')
-rw-r--r-- | llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp b/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp index 49260bbbf28..4c96c1acc97 100644 --- a/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp +++ b/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp @@ -3296,9 +3296,9 @@ static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn, if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder))) return MCDisassembler::Fail; + Inst.addOperand(MCOperand::CreateReg(ARM::SP)); if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder))) return MCDisassembler::Fail; - Inst.addOperand(MCOperand::CreateReg(ARM::SP)); } else if (Inst.getOpcode() == ARM::tADDspr) { unsigned Rm = fieldFromInstruction16(Insn, 3, 4); |