summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp
diff options
context:
space:
mode:
authorChad Rosier <mcrosier@apple.com>2011-08-20 00:17:25 +0000
committerChad Rosier <mcrosier@apple.com>2011-08-20 00:17:25 +0000
commitbe7625161ecc2157ef46a8ba0bd20dd39e55adf8 (patch)
tree2d2065f0db94cc71779b3585833dcb0239bb12da /llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp
parentaab7dffa12de9ad1e20c04e5ef261af3d5c224d5 (diff)
downloadbcm5719-llvm-be7625161ecc2157ef46a8ba0bd20dd39e55adf8.tar.gz
bcm5719-llvm-be7625161ecc2157ef46a8ba0bd20dd39e55adf8.zip
VMOVQQQQs pseudo instructions are only created by ARMBaseInstrInfo::copyPhysReg.
Therefore, rather then generate a pseudo instruction, which is later expanded, generate the necessary instructions in place. llvm-svn: 138163
Diffstat (limited to 'llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp')
-rw-r--r--llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp46
1 files changed, 0 insertions, 46 deletions
diff --git a/llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp b/llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp
index 0f92d66adee..52c8ab7e181 100644
--- a/llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp
+++ b/llvm/lib/Target/ARM/ARMExpandPseudoInsts.cpp
@@ -998,52 +998,6 @@ bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
return true;
}
- case ARM::VMOVQQQQ: {
- unsigned DstReg = MI.getOperand(0).getReg();
- bool DstIsDead = MI.getOperand(0).isDead();
- unsigned Dst0 = TRI->getSubReg(DstReg, ARM::qsub_0);
- unsigned Dst1 = TRI->getSubReg(DstReg, ARM::qsub_1);
- unsigned Dst2 = TRI->getSubReg(DstReg, ARM::qsub_2);
- unsigned Dst3 = TRI->getSubReg(DstReg, ARM::qsub_3);
- unsigned SrcReg = MI.getOperand(1).getReg();
- bool SrcIsKill = MI.getOperand(1).isKill();
- unsigned Src0 = TRI->getSubReg(SrcReg, ARM::qsub_0);
- unsigned Src1 = TRI->getSubReg(SrcReg, ARM::qsub_1);
- unsigned Src2 = TRI->getSubReg(SrcReg, ARM::qsub_2);
- unsigned Src3 = TRI->getSubReg(SrcReg, ARM::qsub_3);
- MachineInstrBuilder Mov0 =
- AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
- TII->get(ARM::VORRq))
- .addReg(Dst0,
- RegState::Define | getDeadRegState(DstIsDead))
- .addReg(Src0, getKillRegState(SrcIsKill))
- .addReg(Src0, getKillRegState(SrcIsKill)));
- MachineInstrBuilder Mov1 =
- AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
- TII->get(ARM::VORRq))
- .addReg(Dst1,
- RegState::Define | getDeadRegState(DstIsDead))
- .addReg(Src1, getKillRegState(SrcIsKill))
- .addReg(Src1, getKillRegState(SrcIsKill)));
- MachineInstrBuilder Mov2 =
- AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
- TII->get(ARM::VORRq))
- .addReg(Dst2,
- RegState::Define | getDeadRegState(DstIsDead))
- .addReg(Src2, getKillRegState(SrcIsKill))
- .addReg(Src2, getKillRegState(SrcIsKill)));
- MachineInstrBuilder Mov3 =
- AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
- TII->get(ARM::VORRq))
- .addReg(Dst3,
- RegState::Define | getDeadRegState(DstIsDead))
- .addReg(Src3, getKillRegState(SrcIsKill))
- .addReg(Src3, getKillRegState(SrcIsKill)));
- TransferImpOps(MI, Mov0, Mov3);
- MI.eraseFromParent();
- return true;
- }
-
case ARM::VLDMQIA: {
unsigned NewOpc = ARM::VLDMDIA;
MachineInstrBuilder MIB =
OpenPOWER on IntegriCloud