summaryrefslogtreecommitdiffstats
path: root/llvm/lib/Target/AArch64/AArch64.td
diff options
context:
space:
mode:
authorAmara Emerson <amara.emerson@arm.com>2017-07-13 15:19:56 +0000
committerAmara Emerson <amara.emerson@arm.com>2017-07-13 15:19:56 +0000
commit9f3a245e76d6fd873cb169651247ff4ebde8048e (patch)
tree76b9be6219f2d4a073aba4a57c28d33abd1b257b /llvm/lib/Target/AArch64/AArch64.td
parentc9dcaaae698ded7dfb542ac66b523a1106f50217 (diff)
downloadbcm5719-llvm-9f3a245e76d6fd873cb169651247ff4ebde8048e.tar.gz
bcm5719-llvm-9f3a245e76d6fd873cb169651247ff4ebde8048e.zip
[AArch64] Add an SVE target feature to the backend and TargetParser.
The feature will be used properly once assembler/disassembler support begins to land. llvm-svn: 307917
Diffstat (limited to 'llvm/lib/Target/AArch64/AArch64.td')
-rw-r--r--llvm/lib/Target/AArch64/AArch64.td3
1 files changed, 3 insertions, 0 deletions
diff --git a/llvm/lib/Target/AArch64/AArch64.td b/llvm/lib/Target/AArch64/AArch64.td
index 53eef79c4df..cfda0162d88 100644
--- a/llvm/lib/Target/AArch64/AArch64.td
+++ b/llvm/lib/Target/AArch64/AArch64.td
@@ -50,6 +50,9 @@ def FeatureFullFP16 : SubtargetFeature<"fullfp16", "HasFullFP16", "true",
def FeatureSPE : SubtargetFeature<"spe", "HasSPE", "true",
"Enable Statistical Profiling extension">;
+def FeatureSVE : SubtargetFeature<"sve", "HasSVE", "true",
+ "Enable Scalable Vector Extension (SVE) instructions">;
+
/// Cyclone has register move instructions which are "free".
def FeatureZCRegMove : SubtargetFeature<"zcm", "HasZeroCycleRegMove", "true",
"Has zero-cycle register moves">;
OpenPOWER on IntegriCloud