diff options
| author | Amaury Sechet <deadalnix@gmail.com> | 2019-03-08 19:39:32 +0000 | 
|---|---|---|
| committer | Amaury Sechet <deadalnix@gmail.com> | 2019-03-08 19:39:32 +0000 | 
| commit | 782ac933b537611354f77de5903791eb48a55fe4 (patch) | |
| tree | 194300e2e702e66dce0dcaa1a8c443b80a32b19b /llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp | |
| parent | 4ea679f1f4780096870438ac65545dce0dc929a3 (diff) | |
| download | bcm5719-llvm-782ac933b537611354f77de5903791eb48a55fe4.tar.gz bcm5719-llvm-782ac933b537611354f77de5903791eb48a55fe4.zip | |
[DAGCombiner] fold (add (add (xor a, -1), b), 1) -> (sub b, a)
Summary: This pattern is sometime created after legalization.
Reviewers: efriedma, spatel, RKSimon, zvi, bkramer
Subscribers: llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D58874
llvm-svn: 355716
Diffstat (limited to 'llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp')
| -rw-r--r-- | llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp | 28 | 
1 files changed, 24 insertions, 4 deletions
| diff --git a/llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp b/llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp index 30259c170c4..6ac6bb8c206 100644 --- a/llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp +++ b/llvm/lib/CodeGen/SelectionDAG/DAGCombiner.cpp @@ -2186,10 +2186,30 @@ SDValue DAGCombiner::visitADD(SDNode *N) {        DAG.haveNoCommonBitsSet(N0, N1))      return DAG.getNode(ISD::OR, DL, VT, N0, N1); -  // fold (add (xor a, -1), 1) -> (sub 0, a) -  if (isBitwiseNot(N0) && isOneOrOneSplat(N1)) -    return DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), -                       N0.getOperand(0)); +  if (isOneOrOneSplat(N1)) { +    // fold (add (xor a, -1), 1) -> (sub 0, a) +    if (isBitwiseNot(N0)) +      return DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), +                         N0.getOperand(0)); + +    // fold (add (add (xor a, -1), b), 1) -> (sub b, a) +    if (N0.getOpcode() == ISD::ADD || +        N0.getOpcode() == ISD::UADDO || +        N0.getOpcode() == ISD::SADDO) { +      SDValue A, Xor; + +      if (isBitwiseNot(N0.getOperand(0))) { +        A = N0.getOperand(1); +        Xor = N0.getOperand(0); +      } else if (isBitwiseNot(N0.getOperand(1))) { +        A = N0.getOperand(0); +        Xor = N0.getOperand(1); +      } + +      if (Xor) +        return DAG.getNode(ISD::SUB, DL, VT, A, Xor.getOperand(0)); +    } +  }    if (SDValue Combined = visitADDLike(N0, N1, N))      return Combined; | 

