summaryrefslogtreecommitdiffstats
path: root/lldb/packages/Python/lldbsuite
diff options
context:
space:
mode:
authorOliver Stannard <oliver.stannard@arm.com>2015-12-16 11:35:44 +0000
committerOliver Stannard <oliver.stannard@arm.com>2015-12-16 11:35:44 +0000
commit48568cbe18020b64d2cce24b0804fd36295738d5 (patch)
treee46534ec0816198d48ed1d3932ddf625c86b8f90 /lldb/packages/Python/lldbsuite
parente75e6e2a2393f9236fc5d492233dc1d8633c2691 (diff)
downloadbcm5719-llvm-48568cbe18020b64d2cce24b0804fd36295738d5.tar.gz
bcm5719-llvm-48568cbe18020b64d2cce24b0804fd36295738d5.zip
[ARM] Add ARMv8.2-A FP16 scalar instructions
ARMv8.2-A adds 16-bit floating point versions of all existing VFP floating-point instructions. This is an optional extension, so all of these instructions require the FeatureFullFP16 subtarget feature. The assembly for these instructions uses S registers (AArch32 does not have H registers), but the instructions have ".f16" type specifiers rather than ".f32" or ".f64". The top 16 bits of each source register are ignored, and the top 16 bits of the destination register are set to zero. These instructions are mostly the same as the 32- and 64-bit versions, but they use coprocessor 9 rather than 10 and 11. Two new instructions, VMOVX and VINS, have been added to allow packing and extracting two 16-bit floats stored in the top and bottom halves of an S register. New fixup kinds have been added for the PC-relative load and store instructions, but no ELF relocations have been added as they have a range of 512 bytes. Differential Revision: http://reviews.llvm.org/D15038 llvm-svn: 255762
Diffstat (limited to 'lldb/packages/Python/lldbsuite')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud