diff options
author | Michael Liao <michael.liao@intel.com> | 2012-10-03 23:43:52 +0000 |
---|---|---|
committer | Michael Liao <michael.liao@intel.com> | 2012-10-03 23:43:52 +0000 |
commit | d60d8143cfd637743f44c7cdaf352214194b0c19 (patch) | |
tree | bd603d198e34c212bce4cf46f77e6398bf5d3c85 | |
parent | 8bd276120f46f0afe41779f7cfeb6843fbca52e1 (diff) | |
download | bcm5719-llvm-d60d8143cfd637743f44c7cdaf352214194b0c19.tar.gz bcm5719-llvm-d60d8143cfd637743f44c7cdaf352214194b0c19.zip |
Clean up tailing whitespaces
llvm-svn: 165182
-rw-r--r-- | llvm/lib/Target/X86/X86ISelLowering.cpp | 4 |
1 files changed, 2 insertions, 2 deletions
diff --git a/llvm/lib/Target/X86/X86ISelLowering.cpp b/llvm/lib/Target/X86/X86ISelLowering.cpp index 7a87349a2d1..be8d06f0d02 100644 --- a/llvm/lib/Target/X86/X86ISelLowering.cpp +++ b/llvm/lib/Target/X86/X86ISelLowering.cpp @@ -3541,7 +3541,7 @@ SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp, if (!MatchEvenMask && !MatchOddMask) return SDValue(); - + SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT); SDValue Op0 = SVOp->getOperand(0); @@ -6053,7 +6053,7 @@ SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp, bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode()); bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode()); - // VPSHUFB may be generated if + // VPSHUFB may be generated if // (1) one of input vector is undefined or zeroinitializer. // The mask value 0x80 puts 0 in the corresponding slot of the vector. // And (2) the mask indexes don't cross the 128-bit lane. |