diff options
author | Chris Lattner <sabre@nondot.org> | 2006-03-21 06:37:40 +0000 |
---|---|---|
committer | Chris Lattner <sabre@nondot.org> | 2006-03-21 06:37:40 +0000 |
commit | bda7310ef7539981e20443f8d34f7836440c8a6b (patch) | |
tree | 78d3578f3b842c8d231a6fda0dc8b10cd94f4628 | |
parent | 1e2433f7032b20a3274a59e4a3b7b9b4398f6c2c (diff) | |
download | bcm5719-llvm-bda7310ef7539981e20443f8d34f7836440c8a6b.tar.gz bcm5719-llvm-bda7310ef7539981e20443f8d34f7836440c8a6b.zip |
With Evan's latest tblgen patch, this code is obsolete, thanks Evan!
llvm-svn: 26917
-rw-r--r-- | llvm/lib/Target/PowerPC/PPCISelDAGToDAG.cpp | 16 |
1 files changed, 0 insertions, 16 deletions
diff --git a/llvm/lib/Target/PowerPC/PPCISelDAGToDAG.cpp b/llvm/lib/Target/PowerPC/PPCISelDAGToDAG.cpp index bc6573b13c5..f5fc33aee60 100644 --- a/llvm/lib/Target/PowerPC/PPCISelDAGToDAG.cpp +++ b/llvm/lib/Target/PowerPC/PPCISelDAGToDAG.cpp @@ -944,22 +944,6 @@ void PPCDAGToDAGISel::Select(SDOperand &Result, SDOperand Op) { switch (N->getOpcode()) { default: break; - case ISD::VECTOR_SHUFFLE: - // FIXME: This should be autogenerated from the .td file, it is here for now - // due to bugs in tblgen. - if (Op.getOperand(1).getOpcode() == ISD::UNDEF && - (Op.getValueType() == MVT::v4f32 || Op.getValueType() == MVT::v4i32) && - PPC::isSplatShuffleMask(Op.getOperand(2).Val)) { - SDOperand N0; - Select(N0, N->getOperand(0)); - Result = CodeGenMap[Op] = - SDOperand(CurDAG->getTargetNode(PPC::VSPLTW, MVT::v4f32, - getI32Imm(PPC::getVSPLTImmediate(Op.getOperand(2).Val)), - N0), 0); - return; - } - assert(0 && "ILLEGAL VECTOR_SHUFFLE!"); - case ISD::SETCC: Result = SelectSETCC(Op); return; |