summaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorAndrew Lenharth <andrewl@lenharth.org>2005-11-12 19:21:08 +0000
committerAndrew Lenharth <andrewl@lenharth.org>2005-11-12 19:21:08 +0000
commitab72424488d924992d43f67a0e3ffeb975c4ca0c (patch)
tree97b42b7b7312c7ba1257f52a9191bd01cefbb0aa
parent2ba45d1ee972ce9cc6d76879a64e5b80cc129faa (diff)
downloadbcm5719-llvm-ab72424488d924992d43f67a0e3ffeb975c4ca0c.tar.gz
bcm5719-llvm-ab72424488d924992d43f67a0e3ffeb975c4ca0c.zip
enable LSR by default on alpha
llvm-svn: 24337
-rw-r--r--llvm/lib/Target/Alpha/AlphaTargetMachine.cpp10
1 files changed, 3 insertions, 7 deletions
diff --git a/llvm/lib/Target/Alpha/AlphaTargetMachine.cpp b/llvm/lib/Target/Alpha/AlphaTargetMachine.cpp
index f5bd484b0cf..3ee13002a39 100644
--- a/llvm/lib/Target/Alpha/AlphaTargetMachine.cpp
+++ b/llvm/lib/Target/Alpha/AlphaTargetMachine.cpp
@@ -29,9 +29,6 @@ namespace {
}
namespace llvm {
- cl::opt<bool> EnableAlphaLSR("enable-lsr-for-alpha",
- cl::desc("Enable LSR for Alpha (beta option!)"),
- cl::Hidden);
cl::opt<bool> EnableAlphaDAG("enable-dag-isel-for-alpha",
cl::desc("Enable DAG ISEL for Alpha (beta option!)"),
cl::Hidden);
@@ -81,10 +78,7 @@ bool AlphaTargetMachine::addPassesToEmitFile(PassManager &PM,
bool Fast) {
if (FileType != TargetMachine::AssemblyFile) return true;
- if (EnableAlphaLSR) {
- PM.add(createLoopStrengthReducePass());
- PM.add(createCFGSimplificationPass());
- }
+ PM.add(createLoopStrengthReducePass());
// FIXME: Implement efficient support for garbage collection intrinsics.
PM.add(createLowerGCPass());
@@ -98,6 +92,8 @@ bool AlphaTargetMachine::addPassesToEmitFile(PassManager &PM,
// Make sure that no unreachable blocks are instruction selected.
PM.add(createUnreachableBlockEliminationPass());
+ PM.add(createCFGSimplificationPass());
+
if (EnableAlphaDAG)
PM.add(createAlphaISelDag(*this));
else
OpenPOWER on IntegriCloud