diff options
author | Jim Grosbach <grosbach@apple.com> | 2011-10-12 18:11:24 +0000 |
---|---|---|
committer | Jim Grosbach <grosbach@apple.com> | 2011-10-12 18:11:24 +0000 |
commit | 8007320902690eaf5affa16e730a93fc8d0e414d (patch) | |
tree | 5e86cdea28811e0e162e766a006e9b4910d620f4 | |
parent | 6effcb50824b381bc87c77b7d19300386cad62ec (diff) | |
download | bcm5719-llvm-8007320902690eaf5affa16e730a93fc8d0e414d.tar.gz bcm5719-llvm-8007320902690eaf5affa16e730a93fc8d0e414d.zip |
addrmode2 is gone from these, so no need for the reg0 operand.
llvm-svn: 141794
-rw-r--r-- | llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp | 24 |
1 files changed, 0 insertions, 24 deletions
diff --git a/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp b/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp index 5f6fc29b089..7576801f71c 100644 --- a/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp +++ b/llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp @@ -1232,30 +1232,6 @@ static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn, Inst.addOperand(MCOperand::CreateImm(CRd)); if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder))) return MCDisassembler::Fail; - switch (Inst.getOpcode()) { - case ARM::LDC_OPTION: - case ARM::LDCL_OPTION: - case ARM::LDC2_OPTION: - case ARM::LDC2L_OPTION: - case ARM::STC_OPTION: - case ARM::STCL_OPTION: - case ARM::STC2_OPTION: - case ARM::STC2L_OPTION: - case ARM::LDCL_POST: - case ARM::STCL_POST: - case ARM::LDC2L_POST: - case ARM::STC2L_POST: - case ARM::t2LDC_OPTION: - case ARM::t2LDCL_OPTION: - case ARM::t2STC_OPTION: - case ARM::t2STCL_OPTION: - case ARM::t2LDCL_POST: - case ARM::t2STCL_POST: - break; - default: - Inst.addOperand(MCOperand::CreateReg(0)); - break; - } unsigned P = fieldFromInstruction32(Insn, 24, 1); unsigned W = fieldFromInstruction32(Insn, 21, 1); |