diff options
author | Craig Topper <craig.topper@gmail.com> | 2012-04-29 20:22:05 +0000 |
---|---|---|
committer | Craig Topper <craig.topper@gmail.com> | 2012-04-29 20:22:05 +0000 |
commit | 3b94fa63d6e88df0463584a4579eb347c1a8aa50 (patch) | |
tree | d5703a58caddc9d89a6200f2a8b046373e7f343b | |
parent | 4c5f83ea19b5801f972cffb1ce97ef2f87bb74da (diff) | |
download | bcm5719-llvm-3b94fa63d6e88df0463584a4579eb347c1a8aa50.tar.gz bcm5719-llvm-3b94fa63d6e88df0463584a4579eb347c1a8aa50.zip |
Simplify code a bit. No functional change intended.
llvm-svn: 155798
-rw-r--r-- | llvm/lib/Target/X86/X86ISelLowering.cpp | 7 |
1 files changed, 3 insertions, 4 deletions
diff --git a/llvm/lib/Target/X86/X86ISelLowering.cpp b/llvm/lib/Target/X86/X86ISelLowering.cpp index 862a1575431..8da52b8ec2c 100644 --- a/llvm/lib/Target/X86/X86ISelLowering.cpp +++ b/llvm/lib/Target/X86/X86ISelLowering.cpp @@ -6956,14 +6956,13 @@ X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const { return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl); } - if (Op.getValueType() == MVT::v1i64 && + if (OpVT == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64) return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0)); SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); - assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 && - "Expected an SSE type!"); - return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), + assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!"); + return DAG.getNode(ISD::BITCAST, dl, OpVT, DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt)); } |