diff options
author | Matt Arsenault <Matthew.Arsenault@amd.com> | 2014-09-30 01:05:29 +0000 |
---|---|---|
committer | Matt Arsenault <Matthew.Arsenault@amd.com> | 2014-09-30 01:05:29 +0000 |
commit | 1c4571e0fde320f99caa57d84d9e9b72c524ddf4 (patch) | |
tree | e4e408e959c300a06575cc216d710a4c14464f71 | |
parent | 06a711dce57d409e6a1da3a18f4deb2793a0aa78 (diff) | |
download | bcm5719-llvm-1c4571e0fde320f99caa57d84d9e9b72c524ddf4.tar.gz bcm5719-llvm-1c4571e0fde320f99caa57d84d9e9b72c524ddf4.zip |
R600: Fix broken check lines, missing scalar case.
llvm-svn: 218655
-rw-r--r-- | llvm/test/CodeGen/R600/sint_to_fp.ll | 52 |
1 files changed, 31 insertions, 21 deletions
diff --git a/llvm/test/CodeGen/R600/sint_to_fp.ll b/llvm/test/CodeGen/R600/sint_to_fp.ll index b27dfda8aea..22340b9c426 100644 --- a/llvm/test/CodeGen/R600/sint_to_fp.ll +++ b/llvm/test/CodeGen/R600/sint_to_fp.ll @@ -1,28 +1,38 @@ -; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s --check-prefix=R600-CHECK -; RUN: llc < %s -march=r600 -mcpu=SI -verify-machineinstrs | FileCheck %s --check-prefix=SI-CHECK - -; R600-CHECK: @sint_to_fp_v2i32 -; R600-CHECK-DAG: INT_TO_FLT * T{{[0-9]+\.[XYZW]}}, KC0[2].W -; R600-CHECK-DAG: INT_TO_FLT * T{{[0-9]+\.[XYZW]}}, KC0[3].X -; SI-CHECK: @sint_to_fp_v2i32 -; SI-CHECK: V_CVT_F32_I32_e32 -; SI-CHECK: V_CVT_F32_I32_e32 +; RUN: llc -march=r600 -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s +; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s + + +; FUNC-LABEL: @s_sint_to_fp_i32_to_f32 +; R600: INT_TO_FLT * T{{[0-9]+\.[XYZW]}}, KC0[2].Z +; SI: V_CVT_F32_I32_e32 {{v[0-9]+}}, {{s[0-9]+$}} +define void @s_sint_to_fp_i32_to_f32(float addrspace(1)* %out, i32 %in) { + %result = sitofp i32 %in to float + store float %result, float addrspace(1)* %out + ret void +} + +; FUNC-LABEL: @sint_to_fp_v2i32 +; R600-DAG: INT_TO_FLT * T{{[0-9]+\.[XYZW]}}, KC0[2].W +; R600-DAG: INT_TO_FLT * T{{[0-9]+\.[XYZW]}}, KC0[3].X + +; SI: V_CVT_F32_I32_e32 +; SI: V_CVT_F32_I32_e32 define void @sint_to_fp_v2i32(<2 x float> addrspace(1)* %out, <2 x i32> %in) { %result = sitofp <2 x i32> %in to <2 x float> store <2 x float> %result, <2 x float> addrspace(1)* %out ret void } -; R600-CHECK: @sint_to_fp_v4i32 -; R600-CHECK: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} -; R600-CHECK: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} -; R600-CHECK: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} -; R600-CHECK: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} -; SI-CHECK: @sint_to_fp_v4i32 -; SI-CHECK: V_CVT_F32_I32_e32 -; SI-CHECK: V_CVT_F32_I32_e32 -; SI-CHECK: V_CVT_F32_I32_e32 -; SI-CHECK: V_CVT_F32_I32_e32 +; FUNC-LABEL: @sint_to_fp_v4i32 +; R600: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} +; R600: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} +; R600: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} +; R600: INT_TO_FLT * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}} + +; SI: V_CVT_F32_I32_e32 +; SI: V_CVT_F32_I32_e32 +; SI: V_CVT_F32_I32_e32 +; SI: V_CVT_F32_I32_e32 define void @sint_to_fp_v4i32(<4 x float> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) { %value = load <4 x i32> addrspace(1) * %in %result = sitofp <4 x i32> %value to <4 x float> @@ -32,7 +42,7 @@ define void @sint_to_fp_v4i32(<4 x float> addrspace(1)* %out, <4 x i32> addrspac ; FUNC-LABEL: @sint_to_fp_i1_f32: ; SI: V_CMP_EQ_I32_e64 [[CMP:s\[[0-9]+:[0-9]\]]], -; SI-NEXT: V_CNDMASK_B32_e64 [[RESULT:v[0-9]+]], 0, -1.000000e+00, [[CMP]] +; SI-NEXT: V_CNDMASK_B32_e64 [[RESULT:v[0-9]+]], 0, 1.0, [[CMP]] ; SI: BUFFER_STORE_DWORD [[RESULT]], ; SI: S_ENDPGM define void @sint_to_fp_i1_f32(float addrspace(1)* %out, i32 %in) { @@ -43,7 +53,7 @@ define void @sint_to_fp_i1_f32(float addrspace(1)* %out, i32 %in) { } ; FUNC-LABEL: @sint_to_fp_i1_f32_load: -; SI: V_CNDMASK_B32_e64 [[RESULT:v[0-9]+]], 0, -1.000000e+00 +; SI: V_CNDMASK_B32_e64 [[RESULT:v[0-9]+]], 0, -1.0 ; SI: BUFFER_STORE_DWORD [[RESULT]], ; SI: S_ENDPGM define void @sint_to_fp_i1_f32_load(float addrspace(1)* %out, i1 %in) { |