/* IBM_PROLOG_BEGIN_TAG */ /* This is an automatically generated prolog. */ /* */ /* $Source: chips/p9/procedures/hwp/perv/p9_sbe_io_initf.H $ */ /* */ /* IBM CONFIDENTIAL */ /* */ /* EKB Project */ /* */ /* COPYRIGHT 2015 */ /* [+] International Business Machines Corp. */ /* */ /* */ /* The source code for this program is not published or otherwise */ /* divested of its trade secrets, irrespective of what has been */ /* deposited with the U.S. Copyright Office. */ /* */ /* IBM_PROLOG_END_TAG */ //------------------------------------------------------------------------------ /// @file p9_sbe_io_initf.H /// /// @brief Initialize necessary latches in IP chiplets //------------------------------------------------------------------------------ // *HWP HW Owner : Anusha Reddy Rangareddygari // *HWP HW Backup Owner : Srinivas V Naga // *HWP FW Owner : Sunil Kumar // *HWP Team : Perv // *HWP Level : 1 // *HWP Consumed by : SBE //------------------------------------------------------------------------------ #ifndef _P9_SBE_IO_INITF_H_ #define _P9_SBE_IO_INITF_H_ #include typedef fapi2::ReturnCode (*p9_sbe_io_initf_FP_t)(const fapi2::Target&); /// @brief Apply init file for IO (Xbus, Abus and Pcie) chiplets. /// /// /// @param[in] i_target_chiplet Reference to TARGET_TYPE_PROC_CHIP target /// @return FAPI2_RC_SUCCESS if success, else error code. extern "C" { fapi2::ReturnCode p9_sbe_io_initf(const fapi2::Target& i_target_chiplet); } #endif