From e149d1d9ab70cdfa95bfc8128aecbff7e98a2def Mon Sep 17 00:00:00 2001 From: Nick Klazynski Date: Tue, 7 Feb 2017 15:13:28 -0600 Subject: WAs for HW401811 HW402145 HW403465; DIS_MULTIPLE_TBLW on all modes Change-Id: I6a6803cc0f3571d41ae3e5fa501b89609b88d525 CQ: HW401811 Reviewed-on: http://ralgit01.raleigh.ibm.com/gerrit1/36063 Tested-by: Jenkins Server Tested-by: PPE CI Tested-by: Hostboot CI Reviewed-by: Thi N. Tran Reviewed-by: Joseph J. McGill Reviewed-on: http://ralgit01.raleigh.ibm.com/gerrit1/36151 Reviewed-by: Hostboot Team Tested-by: FSP CI Jenkins Reviewed-by: Sachin Gupta --- .../xml/attribute_info/chip_ec_attributes.xml | 55 +++++++++++++++++++++- 1 file changed, 53 insertions(+), 2 deletions(-) (limited to 'src/import/chips/p9') diff --git a/src/import/chips/p9/procedures/xml/attribute_info/chip_ec_attributes.xml b/src/import/chips/p9/procedures/xml/attribute_info/chip_ec_attributes.xml index d2225a41..8c9a65c0 100644 --- a/src/import/chips/p9/procedures/xml/attribute_info/chip_ec_attributes.xml +++ b/src/import/chips/p9/procedures/xml/attribute_info/chip_ec_attributes.xml @@ -1970,6 +1970,23 @@ + + ATTR_CHIP_EC_FEATURE_HW401811 + TARGET_TYPE_PROC_CHIP + + Nimbus DD1: Silly Plutonium + + + + ENUM_ATTR_NAME_NIMBUS + + 0x20 + LESS_THAN + + + + + ATTR_CHIP_EC_FEATURE_HW400898 TARGET_TYPE_PROC_CHIP @@ -2020,7 +2037,7 @@ - + ATTR_CHIP_EC_FEATURE_HW363780> TARGET_TYPE_PROC_CHIP @@ -2038,7 +2055,41 @@ - + + + ATTR_CHIP_EC_FEATURE_HW403465> + TARGET_TYPE_PROC_CHIP + + Nimbus DD1: L1 access latency increases when data footprint should still + be within L1 cache size. Revert L1 LRU changes + + + + ENUM_ATTR_NAME_NIMBUS + + 0x20 + LESS_THAN + + + + + + + ATTR_CHIP_EC_FEATURE_HW402145> + TARGET_TYPE_PROC_CHIP + + Nimbus DD1: Husky Dinosaur + + + + ENUM_ATTR_NAME_NIMBUS + + 0x20 + LESS_THAN + + + + -- cgit v1.2.1