summaryrefslogtreecommitdiffstats
path: root/import
Commit message (Expand)AuthorAgeFilesLines
...
* scan HWP updatesJoe McGill2016-08-017-59/+92
* add values for ATTR_DPLL_VDM_RESPONSE enumerationsJoe McGill2016-08-011-4/+4
* Unable to add FFDC to RC after hwp returns errorRichard J. Knight2016-08-011-7/+2
* Fix ffdc.H pointer, tooling changesBrian Silver2016-08-011-1/+1
* Add mcbist L2 functionBrian Silver2016-08-011-1/+1
* do not use iv_sev when executing with --empty-ffdc-classesMatt K. Light2016-08-011-4/+18
* Need an option to allow HWP to return an error log to platform code.Richard J. Knight2016-08-011-5/+29
* FAPI2 - Error/FFDC work related updatesThi Tran2016-08-011-44/+44
* Ensure FFDC return code is set even if using empty classesBrian Silver2016-08-011-4/+10
* Update FFDC mechanism to better handle targets, buffersBrian Silver2016-08-011-26/+32
* FFDC collection for buffers, exectue() takes a sev parameterBrian Silver2016-08-011-3/+5
* FFDC class generation changes for caps, errorsBrian Silver2016-08-011-27/+45
* Error/xml parsing and FFDC classesBrian Silver2016-08-011-0/+1479
* CORE/CACHE: core/cache/l2_stopclocks Level 2Yue Du2016-07-291-0/+8
* Improve ATTR_PGDan Crowell2016-07-291-1/+6
* Adding in writing to HRMOR for bootloaderCHRISTINA L. GRAVES2016-07-265-4/+90
* Modify #V accessor function for new version 3Andres Lugo-Reyes2016-07-261-1/+1
* CORE/CACHE: remove runinit procedures.Yue Du2016-07-266-252/+0
* Pstate Parameter Block structureGreg Still2016-07-233-187/+640
* Level 2 HWP for p9_hcd_cache_dcc_skewadjust_setupAnusha Reddy Rangareddygari2016-07-231-5/+74
* Level 2 HWP for p9_hcd_cache_chiplet_l3_dcc_setupAnusha Reddy Rangareddygari2016-07-214-5/+50
* p9_sbe_fabricinit -- change scope of pbop commandJoe McGill2016-07-201-1/+6
* Fapi delay updatesAnusha Reddy Rangareddygari2016-07-202-2/+2
* VBU IPL -- update sim PLL configurationJoe McGill2016-07-206-884/+706
* p9_dump_stop_info.C - Level 1Greg Still2016-07-191-1/+24
* variable_buffer: Support get<OT>() / put<OT>() for incomplete buffer tailsJoachim Fenkes2016-07-191-6/+31
* Level2 HWP for p9_check_chiplet_statesAbhishek Agarwal2016-07-192-16/+7
* p9_sbe_select_ex Level 2 updateGreg Still2016-07-192-220/+353
* Fix paranthesis syntax in scom initfilesPrachi Gupta2016-07-183-30/+30
* Adding in a delay between ADU reads for fastmode and looping aroundCHRISTINA L. GRAVES2016-07-181-80/+82
* Add new addErrorInfo method to enable collectFfdc and collectRegFfdcRichard J. Knight2016-07-181-0/+22
* Putring:Fix EX scan region conversion supportPrasad Bg Ranganath2016-07-181-1/+1
* process SBE NPLL/chiplet PLL error filesJoe McGill2016-07-141-0/+2
* add empty error files for SBE PLL initf procedures to setup mirrorJoe McGill2016-07-142-0/+42
* Level 2 HWP for p9_hcd_ccahe_dcc_skewadjust_setupAnusha Reddy Rangareddygari2016-07-121-2/+2
* Level 2 HWP p9_sbe_nest_initfSunil.Kumar2016-07-122-25/+76
* Level 2 HWP To scan gptr repr time ringsSunil.Kumar2016-07-124-13/+243
* Update for p9_sbe_npll_initfSunil.Kumar2016-07-121-1/+1
* Level 2 HWP for p9_sbe_attr_setupAnusha Reddy Rangareddygari2016-07-121-3/+17
* EQ_ANA_BNDY_0..26 ringId supportPrasad Bg Ranganath2016-07-111-35/+144
* Level 2 HWP for p9_sbe_tp_chiplet_init3Anusha Reddy Rangareddygari2016-07-113-8/+183
* attributes: use ATTR_BOOT_FREQ_MULT (drop FMULT), fix VBU sc/mc EP03 ATTR_PGJoe Dery2016-07-114-18/+5
* Add ATTR_PG to SBE attributesSantosh Puranik2016-07-111-231/+96
* Use ATTR_PG attributeSantosh Puranik2016-07-081-680/+0
* p9_sbe_chiplet_reset Level 2 update: set EC/core multicast reg3=group3Joe Dery2016-07-082-24/+35
* Level 2 HWP p9_sbe_io_initfSunil.Kumar2016-07-081-7/+74
* CORE/CACHE: add Level1 cache/l2/core stopclocks proceduresYue Du2016-07-081-10/+25
* CORE/CACHE: fix initf procedures on ring IDs and ex partial goodYue Du2016-07-085-39/+54
* HWP Level 2 p9sbe_tp_initfSunil.Kumar2016-07-081-13/+16
* Level2 HWP p9_sbe_npll_initfSunil.Kumar2016-07-071-31/+32
OpenPOWER on IntegriCloud