summaryrefslogtreecommitdiffstats
path: root/Documentation/scsi
diff options
context:
space:
mode:
authorTony Lindgren <tony@atomide.com>2015-03-22 15:35:26 -0700
committerTero Kristo <t-kristo@ti.com>2015-03-24 20:26:14 +0200
commit9089848d9afa34a796988b5b666c2c4e611ccb61 (patch)
tree74be3f0142c1b8a1f7109747ee2519f4eed7a2a6 /Documentation/scsi
parentcafeb002cf2cd8b0f8796b59130f9c1b91da4fcf (diff)
downloadtalos-op-linux-9089848d9afa34a796988b5b666c2c4e611ccb61.tar.gz
talos-op-linux-9089848d9afa34a796988b5b666c2c4e611ccb61.zip
clk: ti: Implement FAPLL set_rate for the PLL
Since we have a fractional divider for the synthesizer, just implement a simple multiply logic for the PLL. It seems the PLL divider needs to have also the multiplier set for the PLL to lock. At least I have not yet figured out if divided rates are doable. So let's just ignore the PLL divider for now as the synthesizer has both integer and fractional dividers so we don't even need to use the PLL divider for the rates we know work with PLL locking. Cc: Brian Hutchinson <b.hutchman@gmail.com> Cc: Matthijs van Duin <matthijsvanduin@gmail.com> Cc: Tero Kristo <t-kristo@ti.com> Signed-off-by: Tony Lindgren <tony@atomide.com> Signed-off-by: Tero Kristo <t-kristo@ti.com>
Diffstat (limited to 'Documentation/scsi')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud