/* * (C) Copyright 2012-2013 Henrik Nordstrom * (C) Copyright 2013 Luke Kenneth Casson Leighton * * (C) Copyright 2007-2011 * Allwinner Technology Co., Ltd. * Tom Cubie * * Some board init for the Allwinner A10-evb board. * * SPDX-License-Identifier: GPL-2.0+ */ #include #ifdef CONFIG_AXP152_POWER #include #endif #ifdef CONFIG_AXP209_POWER #include #endif #include #include #include #include #include #include #include DECLARE_GLOBAL_DATA_PTR; /* add board specific code here */ int board_init(void) { int id_pfr1; gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100); asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1)); debug("id_pfr1: 0x%08x\n", id_pfr1); /* Generic Timer Extension available? */ if ((id_pfr1 >> 16) & 0xf) { debug("Setting CNTFRQ\n"); /* CNTFRQ == 24 MHz */ asm volatile("mcr p15, 0, %0, c14, c0, 0" : : "r"(24000000)); } return 0; } int dram_init(void) { gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0, PHYS_SDRAM_0_SIZE); return 0; } #ifdef CONFIG_GENERIC_MMC static void mmc_pinmux_setup(int sdc) { unsigned int pin; switch (sdc) { case 0: /* D1-PF0, D0-PF1, CLK-PF2, CMD-PF3, D3-PF4, D4-PF5 */ for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) { sunxi_gpio_set_cfgpin(pin, SUNXI_GPF0_SDC0); sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); sunxi_gpio_set_drv(pin, 2); } break; case 1: /* CMD-PH22, CLK-PH23, D0~D3-PH24~27 : 5 */ for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) { sunxi_gpio_set_cfgpin(pin, SUN4I_GPH22_SDC1); sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); sunxi_gpio_set_drv(pin, 2); } break; case 2: /* CMD-PC6, CLK-PC7, D0-PC8, D1-PC9, D2-PC10, D3-PC11 */ for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) { sunxi_gpio_set_cfgpin(pin, SUNXI_GPC6_SDC2); sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); sunxi_gpio_set_drv(pin, 2); } break; case 3: /* CMD-PI4, CLK-PI5, D0~D3-PI6~9 : 2 */ for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) { sunxi_gpio_set_cfgpin(pin, SUN4I_GPI4_SDC3); sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP); sunxi_gpio_set_drv(pin, 2); } break; default: printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc); break; } } int board_mmc_init(bd_t *bis) { mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT); sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT); #if !defined (CONFIG_SPL_BUILD) && defined (CONFIG_MMC_SUNXI_SLOT_EXTRA) mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA); sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA); #endif return 0; } #endif void i2c_init_board(void) { sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUNXI_GPB0_TWI0); sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUNXI_GPB0_TWI0); clock_twi_onoff(0, 1); } #ifdef CONFIG_SPL_BUILD void sunxi_board_init(void) { int power_failed = 0; unsigned long ramsize; #ifdef CONFIG_AXP152_POWER power_failed = axp152_init(); power_failed |= axp152_set_dcdc2(1400); power_failed |= axp152_set_dcdc3(1500); power_failed |= axp152_set_dcdc4(1250); power_failed |= axp152_set_ldo2(3000); #endif #ifdef CONFIG_AXP209_POWER power_failed |= axp209_init(); power_failed |= axp209_set_dcdc2(1400); power_failed |= axp209_set_dcdc3(1250); power_failed |= axp209_set_ldo2(3000); power_failed |= axp209_set_ldo3(2800); power_failed |= axp209_set_ldo4(2800); #endif printf("DRAM:"); ramsize = sunxi_dram_init(); printf(" %lu MiB\n", ramsize >> 20); if (!ramsize) hang(); /* * Only clock up the CPU to full speed if we are reasonably * assured it's being powered with suitable core voltage */ if (!power_failed) clock_set_pll1(CONFIG_CLK_FULL_SPEED); else printf("Failed to set core voltage! Can't set CPU frequency\n"); } #endif #ifdef CONFIG_MISC_INIT_R int misc_init_r(void) { if (!getenv("ethaddr")) { uint32_t reg_val = readl(SUNXI_SID_BASE); if (reg_val) { uint8_t mac_addr[6]; mac_addr[0] = 0x02; /* Non OUI / registered MAC address */ mac_addr[1] = (reg_val >> 0) & 0xff; reg_val = readl(SUNXI_SID_BASE + 0x0c); mac_addr[2] = (reg_val >> 24) & 0xff; mac_addr[3] = (reg_val >> 16) & 0xff; mac_addr[4] = (reg_val >> 8) & 0xff; mac_addr[5] = (reg_val >> 0) & 0xff; eth_setenv_enetaddr("ethaddr", mac_addr); } } return 0; } #endif