/* * (C) Copyright 2004, Psyent Corporation * Scott McNutt * * SPDX-License-Identifier: GPL-2.0+ */ #include #include #include #include #include DECLARE_GLOBAL_DATA_PTR; #if defined (CONFIG_SYS_NIOS_SYSID_BASE) extern void display_sysid (void); #endif /* CONFIG_SYS_NIOS_SYSID_BASE */ #ifdef CONFIG_DISPLAY_CPUINFO int print_cpuinfo(void) { printf ("CPU : Nios-II\n"); #if !defined(CONFIG_SYS_NIOS_SYSID_BASE) printf ("SYSID : \n"); #else display_sysid (); #endif return (0); } #endif /* CONFIG_DISPLAY_CPUINFO */ int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) { disable_interrupts(); /* indirect call to go beyond 256MB limitation of toolchain */ nios2_callr(CONFIG_SYS_RESET_ADDR); return 0; } int dcache_status(void) { return 1; } void dcache_enable(void) { flush_dcache(CONFIG_SYS_DCACHE_SIZE, CONFIG_SYS_DCACHELINE_SIZE); } void dcache_disable(void) { flush_dcache(CONFIG_SYS_DCACHE_SIZE, CONFIG_SYS_DCACHELINE_SIZE); } int arch_cpu_init_dm(void) { struct udevice *dev; int ret; ret = uclass_first_device(UCLASS_CPU, &dev); if (ret) return ret; if (!dev) return -ENODEV; gd->ram_size = CONFIG_SYS_SDRAM_SIZE; return 0; } static int altera_nios2_get_desc(struct udevice *dev, char *buf, int size) { const char *cpu_name = "Nios-II"; if (size < strlen(cpu_name)) return -ENOSPC; strcpy(buf, cpu_name); return 0; } static int altera_nios2_get_info(struct udevice *dev, struct cpu_info *info) { info->cpu_freq = gd->cpu_clk; info->features = (1 << CPU_FEAT_L1_CACHE) | (gd->arch.has_mmu ? (1 << CPU_FEAT_MMU) : 0); return 0; } static int altera_nios2_get_count(struct udevice *dev) { return 1; } static int altera_nios2_probe(struct udevice *dev) { const void *blob = gd->fdt_blob; int node = dev->of_offset; gd->cpu_clk = fdtdec_get_int(blob, node, "clock-frequency", 0); gd->arch.dcache_line_size = fdtdec_get_int(blob, node, "dcache-line-size", 0); gd->arch.icache_line_size = fdtdec_get_int(blob, node, "icache-line-size", 0); gd->arch.dcache_size = fdtdec_get_int(blob, node, "dcache-size", 0); gd->arch.icache_size = fdtdec_get_int(blob, node, "icache-size", 0); gd->arch.reset_addr = fdtdec_get_int(blob, node, "altr,reset-addr", 0); gd->arch.exception_addr = fdtdec_get_int(blob, node, "altr,exception-addr", 0); gd->arch.has_initda = fdtdec_get_int(blob, node, "altr,has-initda", 0); gd->arch.has_mmu = fdtdec_get_int(blob, node, "altr,has-mmu", 0); gd->arch.io_region_base = gd->arch.has_mmu ? 0xe0000000 : 0x8000000; return 0; } static const struct cpu_ops altera_nios2_ops = { .get_desc = altera_nios2_get_desc, .get_info = altera_nios2_get_info, .get_count = altera_nios2_get_count, }; static const struct udevice_id altera_nios2_ids[] = { { .compatible = "altr,nios2-1.0" }, { .compatible = "altr,nios2-1.1" }, { } }; U_BOOT_DRIVER(altera_nios2) = { .name = "altera_nios2", .id = UCLASS_CPU, .of_match = altera_nios2_ids, .probe = altera_nios2_probe, .ops = &altera_nios2_ops, .flags = DM_FLAG_PRE_RELOC, };