/* * (C) Copyright 2010,2011 * NVIDIA Corporation * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */ #ifndef _CLK_RST_H_ #define _CLK_RST_H_ /* PLL registers - there are several PLLs in the clock controller */ struct clk_pll { uint pll_base; /* the control register */ uint pll_out; /* output control */ uint reserved; uint pll_misc; /* other misc things */ }; /* PLL registers - there are several PLLs in the clock controller */ struct clk_pll_simple { uint pll_base; /* the control register */ uint pll_misc; /* other misc things */ }; /* * Most PLLs use the clk_pll structure, but some have a simpler two-member * structure for which we use clk_pll_simple. The reason for this non- * othogonal setup is not stated. */ #define TEGRA_CLK_PLLS 6 #define TEGRA_CLK_SIMPLE_PLLS 3 /* Number of simple PLLs */ #define TEGRA_CLK_REGS 3 /* Number of clock enable registers */ /* Clock/Reset Controller (CLK_RST_CONTROLLER_) regs */ struct clk_rst_ctlr { uint crc_rst_src; /* _RST_SOURCE_0,0x00 */ uint crc_rst_dev[TEGRA_CLK_REGS]; /* _RST_DEVICES_L/H/U_0 */ uint crc_clk_out_enb[TEGRA_CLK_REGS]; /* _CLK_OUT_ENB_L/H/U_0 */ uint crc_reserved0; /* reserved_0, 0x1C */ uint crc_cclk_brst_pol; /* _CCLK_BURST_POLICY_0,0x20 */ uint crc_super_cclk_div; /* _SUPER_CCLK_DIVIDER_0,0x24 */ uint crc_sclk_brst_pol; /* _SCLK_BURST_POLICY_0, 0x28 */ uint crc_super_sclk_div; /* _SUPER_SCLK_DIVIDER_0,0x2C */ uint crc_clk_sys_rate; /* _CLK_SYSTEM_RATE_0, 0x30 */ uint crc_prog_dly_clk; /* _PROG_DLY_CLK_0, 0x34 */ uint crc_aud_sync_clk_rate; /* _AUDIO_SYNC_CLK_RATE_0,0x38 */ uint crc_reserved1; /* reserved_1, 0x3C */ uint crc_cop_clk_skip_plcy; /* _COP_CLK_SKIP_POLICY_0,0x40 */ uint crc_clk_mask_arm; /* _CLK_MASK_ARM_0, 0x44 */ uint crc_misc_clk_enb; /* _MISC_CLK_ENB_0, 0x48 */ uint crc_clk_cpu_cmplx; /* _CLK_CPU_CMPLX_0, 0x4C */ uint crc_osc_ctrl; /* _OSC_CTRL_0, 0x50 */ uint crc_pll_lfsr; /* _PLL_LFSR_0, 0x54 */ uint crc_osc_freq_det; /* _OSC_FREQ_DET_0, 0x58 */ uint crc_osc_freq_det_stat; /* _OSC_FREQ_DET_STATUS_0,0x5C */ uint crc_reserved2[8]; /* reserved_2[8], 0x60-7C */ struct clk_pll crc_pll[TEGRA_CLK_PLLS]; /* PLLs from 0x80 to 0xdc */ /* PLLs from 0xe0 to 0xf4 */ struct clk_pll_simple crc_pll_simple[TEGRA_CLK_SIMPLE_PLLS]; uint crc_reserved10; /* _reserved_10, 0xF8 */ uint crc_reserved11; /* _reserved_11, 0xFC */ uint crc_clk_src_i2s1; /*_I2S1_0, 0x100 */ uint crc_clk_src_i2s2; /*_I2S2_0, 0x104 */ uint crc_clk_src_spdif_out; /*_SPDIF_OUT_0, 0x108 */ uint crc_clk_src_spdif_in; /*_SPDIF_IN_0, 0x10C */ uint crc_clk_src_pwm; /*_PWM_0, 0x110 */ uint crc_clk_src_spi1; /*_SPI1_0, 0x114 */ uint crc_clk_src_sbc2; /*_SBC2_0, 0x118 */ uint crc_clk_src_sbc3; /*_SBC3_0, 0x11C */ uint crc_clk_src_xio; /*_XIO_0, 0x120 */ uint crc_clk_src_i2c1; /*_I2C1_0, 0x124 */ uint crc_clk_src_dvc_i2c; /*_DVC_I2C_0, 0x128 */ uint crc_clk_src_twc; /*_TWC_0, 0x12C */ uint crc_reserved12; /* 0x130 */ uint crc_clk_src_sbc1; /*_SBC1_0, 0x134 */ uint crc_clk_src_disp1; /*_DISP1_0, 0x138 */ uint crc_clk_src_disp2; /*_DISP2_0, 0x13C */ uint crc_clk_src_cve; /*_CVE_0, 0x140 */ uint crc_clk_src_ide; /*_IDE_0, 0x144 */ uint crc_clk_src_vi; /*_VI_0, 0x148 */ uint crc_reserved13; /* 0x14C */ uint crc_clk_src_sdmmc1; /*_SDMMC1_0, 0x150 */ uint crc_clk_src_sdmmc2; /*_SDMMC2_0, 0x154 */ uint crc_clk_src_g3d; /*_G3D_0, 0x158 */ uint crc_clk_src_g2d; /*_G2D_0, 0x15C */ uint crc_clk_src_ndflash; /*_NDFLASH_0, 0x160 */ uint crc_clk_src_sdmmc4; /*_SDMMC4_0, 0x164 */ uint crc_clk_src_vfir; /*_VFIR_0, 0x168 */ uint crc_clk_src_epp; /*_EPP_0, 0x16C */ uint crc_clk_src_mp3; /*_MPE_0, 0x170 */ uint crc_clk_src_mipi; /*_MIPI_0, 0x174 */ uint crc_clk_src_uarta; /*_UARTA_0, 0x178 */ uint crc_clk_src_uartb; /*_UARTB_0, 0x17C */ uint crc_clk_src_host1x; /*_HOST1X_0, 0x180 */ uint crc_reserved14; /* 0x184 */ uint crc_clk_src_tvo; /*_TVO_0, 0x188 */ uint crc_clk_src_hdmi; /*_HDMI_0, 0x18C */ uint crc_reserved15; /* 0x190 */ uint crc_clk_src_tvdac; /*_TVDAC_0, 0x194 */ uint crc_clk_src_i2c2; /*_I2C2_0, 0x198 */ uint crc_clk_src_emc; /*_EMC_0, 0x19C */ uint crc_clk_src_uartc; /*_UARTC_0, 0x1A0 */ uint crc_reserved16; /* 0x1A4 */ uint crc_clk_src_vi_sensor; /*_VI_SENSOR_0, 0x1A8 */ uint crc_reserved17; /* 0x1AC */ uint crc_reserved18; /* 0x1B0 */ uint crc_clk_src_sbc4; /*_SBC4_0, 0x1B4 */ uint crc_clk_src_i2c3; /*_I2C3_0, 0x1B8 */ uint crc_clk_src_sdmmc3; /*_SDMMC3_0, 0x1BC */ uint crc_clk_src_uartd; /*_UARTD_0, 0x1C0 */ uint crc_clk_src_uarte; /*_UARTE_0, 0x1C4 */ uint crc_clk_src_vde; /*_VDE_0, 0x1C8 */ uint crc_clk_src_owr; /*_OWR_0, 0x1CC */ uint crc_clk_src_nor; /*_NOR_0, 0x1D0 */ uint crc_clk_src_csite; /*_CSITE_0, 0x1D4 */ uint crc_reserved19[9]; /* 0x1D8-1F8 */ uint crc_clk_src_osc; /*_OSC_0, 0x1FC */ uint crc_reserved20[80]; /* 0x200-33C */ uint crc_cpu_cmplx_set; /* _CPU_CMPLX_SET_0, 0x340 */ uint crc_cpu_cmplx_clr; /* _CPU_CMPLX_CLR_0, 0x344 */ }; /* CLK_RST_CONTROLLER_CLK_CPU_CMPLX_0 */ #define CPU1_CLK_STP_SHIFT 9 #define CPU0_CLK_STP_SHIFT 8 #define CPU0_CLK_STP_MASK (1U << CPU0_CLK_STP_SHIFT) /* CLK_RST_CONTROLLER_PLLx_BASE_0 */ #define PLL_BYPASS_SHIFT 31 #define PLL_BYPASS_MASK (1U << PLL_BYPASS_SHIFT) #define PLL_ENABLE_SHIFT 30 #define PLL_ENABLE_MASK (1U << PLL_ENABLE_SHIFT) #define PLL_BASE_OVRRIDE_MASK (1U << 28) #define PLL_DIVP_SHIFT 20 #define PLL_DIVN_SHIFT 8 #define PLL_DIVM_SHIFT 0 /* CLK_RST_CONTROLLER_PLLx_MISC_0 */ #define PLL_CPCON_SHIFT 8 #define PLL_CPCON_MASK (15U << PLL_CPCON_SHIFT) #define PLL_LFCON_SHIFT 4 #define PLLU_VCO_FREQ_SHIFT 20 /* CLK_RST_CONTROLLER_OSC_CTRL_0 */ #define OSC_FREQ_SHIFT 30 #define OSC_FREQ_MASK (3U << OSC_FREQ_SHIFT) #endif /* CLK_RST_H */