summaryrefslogtreecommitdiffstats
path: root/arch/x86
Commit message (Expand)AuthorAgeFilesLines
* x86: delete unneeded declarations of disable_irq() and enable_irq()Masahiro Yamada2015-07-221-4/+0
* dm: x86: baytrail: Correct PCI region 3 when driver model is usedSimon Glass2015-07-141-0/+2
* dm: x86: minnowmax: Move PCI to use driver modelSimon Glass2015-07-143-47/+10
* x86: pci: Tidy up the generic x86 PCI driverSimon Glass2015-07-141-22/+0
* x86: Configure VESA parameters before loading Linux kernelBin Meng2015-07-142-0/+3
* x86: Remove MARK_GRAPHICS_MEM_WRCOMBBin Meng2015-07-141-8/+0
* x86: Move VGA option rom macros to KconfigBin Meng2015-07-141-0/+22
* x86: cmd_mtrr: Improve MTRR list informationBin Meng2015-07-141-1/+2
* x86: queensbay: Change CPU_ADDR_BITS to 32Bin Meng2015-07-141-0/+4
* x86: Setup fixed range MTRRs for legacy regionsBin Meng2015-07-142-11/+38
* x86: bios: Allow pci config read/write to host bridge in int1a_handlerJian Luo2015-07-141-9/+1
* x86: bios: Synchronize stack between real and protected modeJian Luo2015-07-141-0/+23
* x86: queensbay: Change PCIe root ports' interrupt routingBin Meng2015-07-142-10/+23
* x86: Generate a valid MultiProcessor (MP) tableBin Meng2015-07-144-0/+181
* x86: Add MultiProcessor (MP) table APIsBin Meng2015-07-145-0/+688
* x86: Remove inline for lapic access routinesBin Meng2015-07-143-151/+153
* x86: Add I/O APIC register access routinesBin Meng2015-07-143-1/+46
* x86: Clean up ioapic header fileBin Meng2015-07-141-23/+3
* x86: Reduce PIRQ routing table sizeBin Meng2015-07-141-9/+56
* x86: Ignore function number when writing PIRQ routing tableBin Meng2015-07-141-4/+3
* x86: Write correct bus number for the irq routerBin Meng2015-07-141-1/+1
* x86: queensbay: Correct Topcliff device irqsBin Meng2015-07-141-12/+12
* x86: crownbay: Enable DM RTC supportBin Meng2015-07-142-0/+7
* x86: crownbay: Add MP initializationBin Meng2015-07-141-0/+20
* x86: Clean up lapic codesBin Meng2015-07-145-183/+103
* x86: Move lapic_setup() call into init_bsp()Bin Meng2015-07-142-3/+1
* x86: Move MP initialization codes into a common placeBin Meng2015-07-145-73/+112
* x86: ivybridge: Remove SMP from CPU_SPECIFIC_OPTIONSBin Meng2015-07-141-1/+0
* x86: kconfig: Fix minor nits in MAX_CPUSBin Meng2015-07-141-12/+12
* x86: kconfig: Make MAX_CPUS and AP_STACK_SIZE depend on SMPBin Meng2015-07-141-0/+2
* x86: dm: Clean up cpu driversBin Meng2015-07-146-55/+86
* x86: fsp: Move FspInitEntry call to board_init_f()Bin Meng2015-07-144-22/+21
* x86: fsp: Load GDT before calling FspInitEntryBin Meng2015-07-144-2/+33
* x86: Add Kconfig options to be used by arch/x86/cpu/config.mkBin Meng2015-07-142-3/+18
* Move default y configs out of arch/board KconfigJoe Hershberger2015-06-251-15/+0
* x86: gpio: add pinctrl support from the device treeGabriel Huau2015-06-042-0/+24
* x86: baytrail: pci region 3 is not always mapped to end of ramAndrew Bradford2015-06-041-1/+1
* x86: qemu: Implement PIRQ routingBin Meng2015-06-044-0/+61
* x86: coreboot: Control I/O port 0xb2 writing via device treeBin Meng2015-06-042-3/+10
* x86: qemu: Create separate i440fx and q35 device treesBin Meng2015-06-043-2/+37
* x86: coreboot: Fix cosmetic issuesBin Meng2015-06-042-25/+3
* x86: kconfig: Make FSP_TEMP_RAM_ADDR depend on HAVE_FSPBin Meng2015-06-041-0/+1
* x86: qemu: Adjust VGA initializationBin Meng2015-06-042-19/+17
* x86: qemu: Enable legacy IDE I/O ports decodeBin Meng2015-06-043-0/+38
* x86: qemu: Turn on legacy segments decodeBin Meng2015-06-042-0/+26
* x86: fsp_support: Correct high mem comment typoAndrew Bradford2015-06-041-1/+1
* x86: Do sanity test on pirq table before writingBin Meng2015-06-041-0/+3
* x86: quark: Implement PIRQ routingBin Meng2015-06-044-15/+123
* x86: Refactor PIRQ routing supportBin Meng2015-06-048-300/+383
* x86: qemu: Add graphics supportBin Meng2015-06-041-1/+23
OpenPOWER on IntegriCloud