summaryrefslogtreecommitdiffstats
path: root/arch/x86
Commit message (Expand)AuthorAgeFilesLines
...
* x86: Write correct bus number for the irq routerBin Meng2015-07-141-1/+1
* x86: queensbay: Correct Topcliff device irqsBin Meng2015-07-141-12/+12
* x86: crownbay: Enable DM RTC supportBin Meng2015-07-142-0/+7
* x86: crownbay: Add MP initializationBin Meng2015-07-141-0/+20
* x86: Clean up lapic codesBin Meng2015-07-145-183/+103
* x86: Move lapic_setup() call into init_bsp()Bin Meng2015-07-142-3/+1
* x86: Move MP initialization codes into a common placeBin Meng2015-07-145-73/+112
* x86: ivybridge: Remove SMP from CPU_SPECIFIC_OPTIONSBin Meng2015-07-141-1/+0
* x86: kconfig: Fix minor nits in MAX_CPUSBin Meng2015-07-141-12/+12
* x86: kconfig: Make MAX_CPUS and AP_STACK_SIZE depend on SMPBin Meng2015-07-141-0/+2
* x86: dm: Clean up cpu driversBin Meng2015-07-146-55/+86
* x86: fsp: Move FspInitEntry call to board_init_f()Bin Meng2015-07-144-22/+21
* x86: fsp: Load GDT before calling FspInitEntryBin Meng2015-07-144-2/+33
* x86: Add Kconfig options to be used by arch/x86/cpu/config.mkBin Meng2015-07-142-3/+18
* Move default y configs out of arch/board KconfigJoe Hershberger2015-06-251-15/+0
* x86: gpio: add pinctrl support from the device treeGabriel Huau2015-06-042-0/+24
* x86: baytrail: pci region 3 is not always mapped to end of ramAndrew Bradford2015-06-041-1/+1
* x86: qemu: Implement PIRQ routingBin Meng2015-06-044-0/+61
* x86: coreboot: Control I/O port 0xb2 writing via device treeBin Meng2015-06-042-3/+10
* x86: qemu: Create separate i440fx and q35 device treesBin Meng2015-06-043-2/+37
* x86: coreboot: Fix cosmetic issuesBin Meng2015-06-042-25/+3
* x86: kconfig: Make FSP_TEMP_RAM_ADDR depend on HAVE_FSPBin Meng2015-06-041-0/+1
* x86: qemu: Adjust VGA initializationBin Meng2015-06-042-19/+17
* x86: qemu: Enable legacy IDE I/O ports decodeBin Meng2015-06-043-0/+38
* x86: qemu: Turn on legacy segments decodeBin Meng2015-06-042-0/+26
* x86: fsp_support: Correct high mem comment typoAndrew Bradford2015-06-041-1/+1
* x86: Do sanity test on pirq table before writingBin Meng2015-06-041-0/+3
* x86: quark: Implement PIRQ routingBin Meng2015-06-044-15/+123
* x86: Refactor PIRQ routing supportBin Meng2015-06-048-300/+383
* x86: qemu: Add graphics supportBin Meng2015-06-041-1/+23
* x86: Move FRAMEBUFFER_SET_VESA_MODE etc to video KconfigBin Meng2015-06-041-141/+0
* x86: Make QEMU the default vendorBin Meng2015-06-041-1/+1
* x86: Support QEMU x86 targetsBin Meng2015-06-0412-1/+259
* x86: Enable multi-core init for Minnowboard MAXSimon Glass2015-04-301-0/+20
* x86: Add a CPU driver for baytrailSimon Glass2015-04-305-6/+227
* x86: Allow CPUs to be set up after relocationSimon Glass2015-04-303-0/+54
* x86: Add functions to set and clear bits on MSRsSimon Glass2015-04-301-0/+28
* x86: Add multi-processor initSimon Glass2015-04-3011-7/+934
* x86: Provide access to the IDTSimon Glass2015-04-292-0/+7
* x86: Store the GDT pointer in global_dataSimon Glass2015-04-292-0/+2
* x86: Add an mfence macroSimon Glass2015-04-291-0/+5
* x86: Add defines for fixed MTRRsSimon Glass2015-04-291-0/+14
* x86: Add atomic operationsSimon Glass2015-04-291-0/+115
* x86: Add support for the Simple Firmware Interface (SFI)Simon Glass2015-04-295-0/+311
* x86: Disable -WerrorSimon Glass2015-04-291-1/+1
* x86: Remove unwanted MMC debuggingSimon Glass2015-04-291-1/+0
* x86: fsp: Use reset_cpu()Simon Glass2015-04-291-7/+0
* x86: quark: Use reset_cpu()Simon Glass2015-04-291-1/+1
* x86: ivybridge: Use reset_cpu()Simon Glass2015-04-293-15/+6
* x86: Implement reset_cpu() correctly for modern CPUsSimon Glass2015-04-292-13/+28
OpenPOWER on IntegriCloud