Commit message (Expand) | Author | Age | Files | Lines | |
---|---|---|---|---|---|
* | tegra: Correct PLL access in ap20.c and clock.c | Simon Glass | 2012-07-07 | 1 | -2/+2 |
* | tegra2: trivially enable 13 mhz crystal frequency | Lucas Stach | 2012-05-15 | 1 | -1/+4 |
* | tegra: Add functions to access low-level Osc/PLL details | Simon Glass | 2012-05-15 | 1 | -0/+32 |
* | tegra: Enhance clock support to handle 16-bit clock divisors | Simon Glass | 2012-03-29 | 1 | -22/+41 |
* | tegra: fdt: Add function to return peripheral/clock ID | Simon Glass | 2012-03-29 | 1 | -0/+58 |
* | tegra: add clock_ll_start_uart() to enable UART prior to reloc | Simon Glass | 2011-12-24 | 1 | -0/+14 |
* | tegra2: Add more clock functions | Simon Glass | 2011-10-27 | 1 | -5/+816 |
* | tegra2: Rename CLOCK_PLL_ID to CLOCK_ID | Simon Glass | 2011-10-27 | 1 | -3/+3 |
* | tegra2: fix warning: "assert" redefined | Wolfgang Denk | 2011-09-10 | 1 | -8/+0 |
* | Tegra2: Add more clock support | Simon Glass | 2011-09-04 | 1 | -0/+158 |