summaryrefslogtreecommitdiffstats
path: root/arch/sparc/kernel
diff options
context:
space:
mode:
authorAndi Kleen <ak@linux.intel.com>2015-02-17 18:18:04 -0800
committerIngo Molnar <mingo@kernel.org>2015-03-27 09:14:01 +0100
commit0f1b5ca240c65ed9533f193720f337bf24fb2f2f (patch)
tree77ba889d5f8dc169c296d11b07e32ebc8a6648dc /arch/sparc/kernel
parent30fdaa6b11834fc19656c6127a50229ea42ec27b (diff)
downloadtalos-obmc-linux-0f1b5ca240c65ed9533f193720f337bf24fb2f2f.tar.gz
talos-obmc-linux-0f1b5ca240c65ed9533f193720f337bf24fb2f2f.zip
perf/x86/intel: Add new cache events table for Haswell
Haswell offcore events are quite different from Sandy Bridge. Add a new table to handle Haswell properly. Note that the offcore bits listed in the SDM are not quite correct (this is currently being fixed). An uptodate list of bits is in the patch. The basic setup is similar to Sandy Bridge. The prefetch columns have been removed, as prefetch counting is not very reliable on Haswell. One L1 event that is not in the event list anymore has been also removed. - data reads do not include code reads (comparable to earlier Sandy Bridge tables) - data counts include speculative execution (except L1 write, dtlb, bpu) - remote node access includes both remote memory, remote cache, remote mmio. - prefetches are not included in the counts for consistency (different from Sandy Bridge, which includes prefetches in the remote node) Signed-off-by: Andi Kleen <ak@linux.intel.com> [ Removed the HSM30 comments; we don't have them for SNB/IVB either. ] Signed-off-by: Peter Zijlstra (Intel) <peterz@infradead.org> Link: http://lkml.kernel.org/r/1424225886-18652-1-git-send-email-andi@firstfloor.org Signed-off-by: Ingo Molnar <mingo@kernel.org>
Diffstat (limited to 'arch/sparc/kernel')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud