summaryrefslogtreecommitdiffstats
path: root/src/usr/diag/prdf/common/plat/pegasus/Membuf_regs_TP.rule
blob: b2fb6c52ee999797b91367e8a6135aeb00ba27bc (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
# IBM_PROLOG_BEGIN_TAG
# This is an automatically generated prolog.
#
# $Source: src/usr/diag/prdf/common/plat/pegasus/Membuf_regs_TP.rule $
#
# OpenPOWER HostBoot Project
#
# COPYRIGHT International Business Machines Corp. 2012,2014
#
# Licensed under the Apache License, Version 2.0 (the "License");
# you may not use this file except in compliance with the License.
# You may obtain a copy of the License at
#
#     http://www.apache.org/licenses/LICENSE-2.0
#
# Unless required by applicable law or agreed to in writing, software
# distributed under the License is distributed on an "AS IS" BASIS,
# WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or
# implied. See the License for the specific language governing
# permissions and limitations under the License.
#
# IBM_PROLOG_END_TAG

    ############################################################################
    # TP Chiplet Registers
    ############################################################################

    register TP_CHIPLET_CS_FIR
    {
        name        "TPTOP.TPC.XFIR";
        scomaddr    0x01040000;
        capture     group default;
        capture     group FirRegs;
    };

    register TP_CHIPLET_RE_FIR
    {
        name        "TPTOP.TPC.RFIR";
        scomaddr    0x01040001;
        capture     group default;
        capture     group FirRegs;
    };

    register TP_CHIPLET_FIR_MASK
    {
        name        "TPTOP.TPC.FIR_MASK";
        scomaddr    0x01040002;
        capture     group default;
        capture     group FirRegs;
    };

    ############################################################################
    # TP Chiplet LFIR
    ############################################################################

    register TP_LFIR
    {
        name        "TPTOP.TPC.LOCAL_FIR";
        scomaddr    0x0104000a;
        reset       (&, 0x0104000b);
        mask        (|, 0x0104000f);
        capture     group default;
        capture     group FirRegs;
    };

    register TP_LFIR_AND
    {
        name        "TPTOP.TPC.LOCAL_FIR_AND";
        scomaddr    0x0104000b;
        capture     group never;
        access      write_only;
    };

    register TP_LFIR_MASK
    {
        name        "TPTOP.TPC.EPS.FIR.LOCAL_FIR_MASK";
        scomaddr    0x0104000d;
        capture     group default;
        capture     group FirRegs;
    };

    register TP_LFIR_MASK_OR
    {
        name        "TPTOP.TPC.EPS.FIR.LOCAL_FIR_MASK_OR";
        scomaddr    0x0104000f;
        capture     group never;
        access      write_only;
    };

    register TP_LFIR_ACT0
    {
        name        "TPTOP.TPC.EPS.FIR.LOCAL_FIR_ACTION0";
        scomaddr    0x01040010;
        capture     type secondary;
        capture     group default;
        capture     group FirRegs;
        capture     req nonzero("TP_LFIR");
    };

    register TP_LFIR_ACT1
    {
        name        "TPTOP.TPC.EPS.FIR.LOCAL_FIR_ACTION1";
        scomaddr    0x01040011;
        capture     type secondary;
        capture     group default;
        capture     group FirRegs;
        capture     req nonzero("TP_LFIR");
    };

    ############################################################################
    # Error Report Registers
    ############################################################################

    register TP_ERROR_STATUS
    {
        name        "TPTOP.TPC.ERROR_STATUS";
        scomaddr    0x01030009;
        capture     group default;
        capture     group CerrRegs;
    };

OpenPOWER on IntegriCloud