summaryrefslogtreecommitdiffstats
path: root/CENTAUR.xml
blob: 84fbbb59a466d7815400a8bc9098ed203c3aa780 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
<!-- IBM_PROLOG_BEGIN_TAG                                                   -->
<!-- This is an automatically generated prolog.                             -->
<!--                                                                        -->
<!-- $Source: CENTAUR.xml $                                                 -->
<!--                                                                        -->
<!-- OpenPOWER HostBoot Project                                             -->
<!--                                                                        -->
<!-- Contributors Listed Below - COPYRIGHT 2014                             -->
<!-- [+] International Business Machines Corp.                              -->
<!--                                                                        -->
<!--                                                                        -->
<!-- Licensed under the Apache License, Version 2.0 (the "License");        -->
<!-- you may not use this file except in compliance with the License.       -->
<!-- You may obtain a copy of the License at                                -->
<!--                                                                        -->
<!--     http://www.apache.org/licenses/LICENSE-2.0                         -->
<!--                                                                        -->
<!-- Unless required by applicable law or agreed to in writing, software    -->
<!-- distributed under the License is distributed on an "AS IS" BASIS,      -->
<!-- WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or        -->
<!-- implied. See the License for the specific language governing           -->
<!-- permissions and limitations under the License.                         -->
<!--                                                                        -->
<!-- IBM_PROLOG_END_TAG                                                     -->
<?xml version="1.0" encoding="UTF-8"?>
<!-- $Header: /afs/awd/projects/eclipz/KnowledgeBase/.cvsroot/eclipz/systems/pegasus/xml/parts/CENTAUR.xml,v 1.10 2013/06/27 18:06:29 spinler Exp $ -->
<parts xmlns:xi="http://www.w3.org/2001/XInclude"
  	xmlns:mrw="http://w3.ibm.com/stg/power-firmware/schema/mrw"
    xmlns="http://w3.ibm.com/stg/power-firmware/schema/mrw"
    >

<part>
	<id>CENTAUR</id>
	<part-class>chip</part-class>
	<ec-level>DD1</ec-level>
	<part-type>membuf</part-type>
	<ecmd>yes</ecmd>
	<chiplets>
		<chiplet><id>mba01</id><target-name>mba</target-name><position>0</position>
			<chiplet><id>port0</id></chiplet>
			<chiplet><id>port1</id></chiplet>
			<chiplet><id>port2</id></chiplet>
			<chiplet><id>port3</id></chiplet>
		</chiplet>		
		<chiplet><id>mba23</id><target-name>mba</target-name><position>1</position>
			<chiplet><id>port0</id></chiplet>
			<chiplet><id>port1</id></chiplet>
			<chiplet><id>port2</id></chiplet>
			<chiplet><id>port3</id></chiplet>
		</chiplet>

        <!-- L4 cache -->
        <chiplet><id>L4</id><target-name>L4</target-name><position>0</position></chiplet>
	</chiplets>
	<units>
		<i2c-master-units>
			<i2c-master-unit>
				<id>I2CMASTER_DIMMS0</id>
                <engine>6</engine>
                <port>0</port>
				<pin-name>SDA_M0</pin-name>
				<description>I2C Master for DIMMs</description>
			</i2c-master-unit>
			<i2c-master-unit>
				<id>I2CSPR_DIMMS0</id>
                <engine>6</engine>
                <port>1</port>
				<pin-name>SDA_M0</pin-name>
				<description>I2C SPR for DIMMs</description>
			</i2c-master-unit>
		</i2c-master-units>
		<fsi-slave-units>
			<fsi-slave-unit><id>FSI_SLAVE0</id><port>0</port></fsi-slave-unit>
			<fsi-slave-unit><id>FSI_SLAVE1</id><port>1</port></fsi-slave-unit>
		</fsi-slave-units>
		<gpio-units>
			<gpio-unit><id>GPIO_PORT0</id><engine>7</engine><port>0</port></gpio-unit>
		</gpio-units>
		<ddr-master-units>
			<ddr-master-unit><id>DDR3_CH0_SLOT0</id><port>0</port><slot>0</slot><chiplet-id>mba01</chiplet-id></ddr-master-unit>
			<ddr-master-unit><id>DDR3_CH0_SLOT1</id><port>0</port><slot>1</slot><chiplet-id>mba01</chiplet-id></ddr-master-unit>
			<ddr-master-unit><id>DDR3_CH1_SLOT0</id><port>0</port><slot>0</slot><chiplet-id>mba23</chiplet-id></ddr-master-unit>
			<ddr-master-unit><id>DDR3_CH1_SLOT1</id><port>0</port><slot>1</slot><chiplet-id>mba23</chiplet-id></ddr-master-unit>
			<ddr-master-unit><id>DDR3_CH2_SLOT0</id><port>1</port><slot>0</slot><chiplet-id>mba01</chiplet-id></ddr-master-unit>
			<ddr-master-unit><id>DDR3_CH2_SLOT1</id><port>1</port><slot>1</slot><chiplet-id>mba01</chiplet-id></ddr-master-unit>
			<ddr-master-unit><id>DDR3_CH3_SLOT0</id><port>1</port><slot>0</slot><chiplet-id>mba23</chiplet-id></ddr-master-unit>
			<ddr-master-unit><id>DDR3_CH3_SLOT1</id><port>1</port><slot>1</slot><chiplet-id>mba23</chiplet-id></ddr-master-unit>
		</ddr-master-units>
		<dmi-slave-units>
			<dmi-slave-unit><id>DMI</id></dmi-slave-unit>
		</dmi-slave-units>
		<power-input-units>
			<power-input-unit>
				<id>VMEM</id>
				<pin-name>VMEM</pin-name>
				<voltage voltage-units="Volts">1.35</voltage>
				<current-nom current-units="Amps">10</current-nom>
				<current-max current-units="Amps">12</current-max>
			</power-input-unit>
			<power-input-unit>
				<id>VPP</id>
				<pin-name>VPP</pin-name>
				<voltage voltage-units="Volts">2.5</voltage>
				<current-nom current-units="Amps">3</current-nom>
				<current-max current-units="Amps">4</current-max>
			</power-input-unit>
			<power-input-unit>
				<id>VCACHE</id>
				<pin-name>VCACHE</pin-name>
				<voltage voltage-units="Volts">1.035</voltage>
				<current-nom current-units="Amps">18</current-nom>
				<current-max current-units="Amps">21</current-max>
			</power-input-unit>
			<power-input-unit>
				<id>VCORE</id>
				<pin-name>VCORE</pin-name>
				<voltage voltage-units="Volts">0.9</voltage>
				<current-nom current-units="Amps">18</current-nom>
				<current-max current-units="Amps">21</current-max>
			</power-input-unit>
			<power-input-unit>
				<id>AVDD</id>
				<pin-name>AVDD</pin-name>
				<voltage voltage-units="Volts">0.9</voltage>
				<current-nom current-units="Amps">18</current-nom>
				<current-max current-units="Amps">21</current-max>
			</power-input-unit>
		</power-input-units>
	</units>

    <internal-units>

        <!-- the CFAM Engines -->
        <engine-units>
            <engine-unit>
                <id>shift</id>      <!-- fsi_shift -->
                <engine>3</engine>
            </engine-unit>
            <engine-unit>
                <id>fsi2pib</id>    <!-- fsi2pib -->
                <engine>4</engine>
            </engine-unit>
            <engine-unit>
                <id>scratchpad</id> <!-- scratchpad -->
                <engine>5</engine>
            </engine-unit>
            <engine-unit>
                <id>i2cm</id>      <!-- fsi_i2cm (1 port) -->
                <engine>6</engine>
            </engine-unit>
            <engine-unit>
                <id>gpio</id>      <!-- GPIO(0:1) -->
                <engine>7</engine>
            </engine-unit>
            <engine-unit>
                <id>fsi2pib2</id>  <!-- fsi2pib2 (w/o GP regs) -->
                <engine>8</engine>
            </engine-unit>
        </engine-units>

    </internal-units>
</part>

</parts>
OpenPOWER on IntegriCloud