summaryrefslogtreecommitdiffstats
path: root/cpu/lh7a40x/speed.c
blob: 333ebb504aa04307fc7d98838fb9df394f9aeb99 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
/*
 * (C) Copyright 2001-2004
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * (C) Copyright 2002
 * David Mueller, ELSOFT AG, d.mueller@elsoft.ch
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <common.h>
#include <lh7a40x.h>


/* ------------------------------------------------------------------------- */
/* NOTE: This describes the proper use of this file.
 *
 * CONFIG_SYS_CLK_FREQ should be defined as the input frequency of the PLL.
 *
 * get_FCLK(), get_HCLK(), get_PCLK() return the clock of
 * the specified bus in HZ.
 */
/* ------------------------------------------------------------------------- */

ulong get_PLLCLK (void)
{
	return CONFIG_SYS_CLK_FREQ;
}

/* return FCLK frequency */
ulong get_FCLK (void)
{
	lh7a40x_csc_t* csc = LH7A40X_CSC_PTR;
	ulong maindiv1, maindiv2, prediv, ps;

	/*
	 * from userguide 6.1.1.2
	 *
	 * FCLK = ((MAINDIV1 +2) * (MAINDIV2 +2) * 14.7456MHz) /
	 *                   ((PREDIV+2) * (2^PS))
	 */
	maindiv2 = (csc->clkset & CLKSET_MAINDIV2) >> 11;
	maindiv1 = (csc->clkset & CLKSET_MAINDIV1) >> 7;
	prediv = (csc->clkset & CLKSET_PREDIV) >> 2;
	ps = (csc->clkset & CLKSET_PS) >> 16;

	return (((maindiv2 + 2) * (maindiv1 + 2) * CONFIG_SYS_CLK_FREQ) /
		((prediv + 2) * (1 << ps)));
}


/* return HCLK frequency */
ulong get_HCLK (void)
{
	lh7a40x_csc_t* csc = LH7A40X_CSC_PTR;

	return (get_FCLK () / ((csc->clkset & CLKSET_HCLKDIV) + 1));
}

/* return PCLK frequency */
ulong get_PCLK (void)
{
	lh7a40x_csc_t* csc = LH7A40X_CSC_PTR;

	return (get_HCLK () /
		(1 << (((csc->clkset & CLKSET_PCLKDIV) >> 16) + 1)));
}
OpenPOWER on IntegriCloud