summaryrefslogtreecommitdiffstats
path: root/board/cpu86/cpu86.h
blob: ca0c39f6b8b8e8ab8eddc5a3baa5f5c2010c9a36 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
#ifndef __BOARD_CPU86__
#define __BOARD_CPU86__

#include <config.h>

#define REG8(x)			(*(volatile unsigned char *)(x))

/* CPU86 register definitions */
#define CPU86_VME_EAC		REG8(CONFIG_SYS_BCRS_BASE + 0x00)
#define CPU86_VME_SAC		REG8(CONFIG_SYS_BCRS_BASE + 0x01)
#define CPU86_VME_MAC		REG8(CONFIG_SYS_BCRS_BASE + 0x02)
#define CPU86_BCR		REG8(CONFIG_SYS_BCRS_BASE + 0x03)
#define CPU86_BSR		REG8(CONFIG_SYS_BCRS_BASE + 0x04)
#define CPU86_WDOG_RPORT	REG8(CONFIG_SYS_BCRS_BASE + 0x05)
#define CPU86_MBOX_IRQ		REG8(CONFIG_SYS_BCRS_BASE + 0x04)
#define CPU86_REV		REG8(CONFIG_SYS_BCRS_BASE + 0x07)
#define CPU86_VME_IRQMASK	REG8(CONFIG_SYS_BCRS_BASE + 0x80)
#define CPU86_VME_IRQSTATUS	REG8(CONFIG_SYS_BCRS_BASE + 0x81)
#define CPU86_LOCAL_IRQMASK	REG8(CONFIG_SYS_BCRS_BASE + 0x82)
#define CPU86_LOCAL_IRQSTATUS	REG8(CONFIG_SYS_BCRS_BASE + 0x83)
#define CPU86_PMCL_IRQSTATUS	REG8(CONFIG_SYS_BCRS_BASE + 0x84)

/* Board Control Register bits */
#define CPU86_BCR_FWPT		0x01
#define CPU86_BCR_FWRE		0x02

#endif /* __BOARD_CPU86__ */
OpenPOWER on IntegriCloud