/* * Keystone2: Architecture initialization * * (C) Copyright 2012-2014 * Texas Instruments Incorporated, * * SPDX-License-Identifier: GPL-2.0+ */ #include #include #include #include #include #include void chip_configuration_unlock(void) { __raw_writel(KS2_KICK0_MAGIC, KS2_KICK0); __raw_writel(KS2_KICK1_MAGIC, KS2_KICK1); } int arch_cpu_init(void) { chip_configuration_unlock(); icache_enable(); msmc_share_all_segments(KS2_MSMC_SEGMENT_TETRIS); msmc_share_all_segments(KS2_MSMC_SEGMENT_NETCP); msmc_share_all_segments(KS2_MSMC_SEGMENT_QM_PDSP); msmc_share_all_segments(KS2_MSMC_SEGMENT_PCIE0); #if defined(CONFIG_SOC_K2E) || defined(CONFIG_SOC_K2L) msmc_share_all_segments(KS2_MSMC_SEGMENT_PCIE1); #endif /* * just initialise the COM2 port so that TI specific * UART register PWREMU_MGMT is initialized. Linux UART * driver doesn't handle this. */ NS16550_init((NS16550_t)(CONFIG_SYS_NS16550_COM2), CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE); return 0; } void reset_cpu(ulong addr) { volatile u32 *rstctrl = (volatile u32 *)(KS2_RSTCTRL); u32 tmp; tmp = *rstctrl & KS2_RSTCTRL_MASK; *rstctrl = tmp | KS2_RSTCTRL_KEY; *rstctrl &= KS2_RSTCTRL_SWRST; for (;;) ; } void enable_caches(void) { #ifndef CONFIG_SYS_DCACHE_OFF /* Enable D-cache. I-cache is already enabled in start.S */ dcache_enable(); #endif }