summaryrefslogtreecommitdiffstats
path: root/arch/x86
Commit message (Expand)AuthorAgeFilesLines
...
* x86: Initial import from Intel FSP release for Queensbay platformBin Meng2014-12-1312-0/+1522
* x86: Add a simple superio driver for SMSC LPC47MBin Meng2014-12-131-0/+90
* x86: Add Intel Crown Bay board dts fileBin Meng2014-12-132-1/+55
* x86: ich6-gpio: Move setup_pch_gpios() to board support codesBin Meng2014-12-133-0/+7
* x86: Clean up asm-offsetsBin Meng2014-12-132-2/+3
* x86: Make ROM_SIZE configurable in KconfigBin Meng2014-12-131-1/+77
* Replace <compiler.h> with <linux/compiler.h>Masahiro Yamada2014-12-085-6/+7
* Kbuild: introduce Makefile in arch/$ARCH/Daniel Schwierzeck2014-12-081-0/+12
* x86: dts: Add video information to the device treeSimon Glass2014-11-251-0/+13
* x86: Add initial video device init for Intel GMASimon Glass2014-11-255-1/+927
* x86: Add support for running option ROMs nativelySimon Glass2014-11-255-0/+946
* x86: Add vesa mode configuration optionsSimon Glass2014-11-251-0/+149
* x86: Add GDT descriptors for option ROMsSimon Glass2014-11-252-22/+18
* x86: ivybridge: Add northbridge init functionsSimon Glass2014-11-255-1/+207
* x86: Drop some msr functions that we don't supportSimon Glass2014-11-251-11/+0
* x86: Add init for model 206AX CPUSimon Glass2014-11-255-0/+526
* x86: Add LAPIC setup codeSimon Glass2014-11-254-2/+181
* x86: Drop old CONFIG_INTEL_CORE_ARCH codeSimon Glass2014-11-251-28/+0
* x86: Refactor interrupt_init()Bin Meng2014-11-253-14/+23
* x86: Remove cpu_init_r() for x86Bin Meng2014-11-252-8/+0
* x86: Call cpu_init_interrupts() from interrupt_init()Bin Meng2014-11-252-2/+3
* x86: Add Intel speedstep and turbo mode codeSimon Glass2014-11-254-0/+219
* x86: ivybridge: Set up XHCI USBSimon Glass2014-11-253-0/+34
* x86: ivybridge: Set up EHCI USBSimon Glass2014-11-254-0/+33
* x86: dts: Add SATA settings for linkSimon Glass2014-11-251-0/+7
* x86: ivybridge: Add SATA initSimon Glass2014-11-255-0/+306
* x86: dts: Add LPC settings for linkSimon Glass2014-11-251-0/+8
* x86: dts: Move PCI peripherals into a pci nodeSimon Glass2014-11-251-13/+15
* x86: ivybridge: Add additional LPC initSimon Glass2014-11-252-1/+528
* x86: ivybridge: Add PCH initSimon Glass2014-11-253-0/+173
* x86: Add a simple header file for ACPISimon Glass2014-11-251-0/+24
* x86: ivybridge: Add support for BD82x6x PCHSimon Glass2014-11-255-0/+167
* x86: Set up edge triggering on interrupt 9Simon Glass2014-11-252-0/+49
* x86: pci: Add handlers before and after a PCI hose scanSimon Glass2014-11-252-0/+15
* x86: Add ioapic.h headerSimon Glass2014-11-251-0/+38
* x86: Factor out common values in the link scriptSimon Glass2014-11-252-7/+12
* x86: Ensure that all relocation data is included in the imageSimon Glass2014-11-251-1/+3
* x86: Panic if there is no relocation dataSimon Glass2014-11-251-0/+3
* x86: Remove board_early_init_r()Simon Glass2014-11-251-11/+0
* x86: Add ivybridge directory to MakefileSimon Glass2014-11-251-0/+2
* Merge git://git.denx.de/u-boot-x86Tom Rini2014-11-2457-175/+6391
|\
| * x86: Rename chromebook-x86 to corebootSimon Glass2014-11-211-1/+1
| * x86: ivybridge: Implement SDRAM initSimon Glass2014-11-2119-5/+1861
| * x86: ivybridge: Add LAPIC supportSimon Glass2014-11-213-0/+163
| * x86: Make show_boot_progress() commonSimon Glass2014-11-212-24/+24
| * x86: chromebook_link: Enable GPIO supportSimon Glass2014-11-211-0/+3
| * x86: ivybridge: Add support for early GPIO initSimon Glass2014-11-214-6/+158
| * x86: ivybridge: Add early init for PCH devicesSimon Glass2014-11-217-1/+524
| * x86: dts: Add microcode updates for ivybridge CPUSimon Glass2014-11-213-0/+1382
| * x86: ivybridge: Perform Intel microcode update on bootSimon Glass2014-11-214-0/+177
OpenPOWER on IntegriCloud