; NOTE: Assertions have been autogenerated by utils/update_test_checks.py ; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=+avx | FileCheck %s ; These are actually tests of ValueTracking, and so may have test coverage in InstCombine or other ; IR opt passes, but ValueTracking also affects the backend via SelectionDAGBuilder::visitSelect(). define <4 x i32> @smin_vec1(<4 x i32> %x) { ; CHECK-LABEL: smin_vec1: ; CHECK: # BB#0: ; CHECK-NEXT: vpcmpeqd %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpxor %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpminsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %not_x = xor <4 x i32> %x, %cmp = icmp sgt <4 x i32> %x, zeroinitializer %sel = select <4 x i1> %cmp, <4 x i32> %not_x, <4 x i32> ret <4 x i32> %sel } define <4 x i32> @smin_vec2(<4 x i32> %x) { ; CHECK-LABEL: smin_vec2: ; CHECK: # BB#0: ; CHECK-NEXT: vpcmpeqd %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpxor %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpminsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %not_x = xor <4 x i32> %x, %cmp = icmp slt <4 x i32> %x, zeroinitializer %sel = select <4 x i1> %cmp, <4 x i32> , <4 x i32> %not_x ret <4 x i32> %sel } ; Z = X -nsw Y ; (X >s Y) ? 0 : Z ==> (Z >s 0) ? 0 : Z ==> SMIN(Z, 0) define <4 x i32> @smin_vec3(<4 x i32> %x, <4 x i32> %y) { ; CHECK-LABEL: smin_vec3: ; CHECK: # BB#0: ; CHECK-NEXT: vpsubd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpxor %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpminsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %sub = sub nsw <4 x i32> %x, %y %cmp = icmp sgt <4 x i32> %x, %y %sel = select <4 x i1> %cmp, <4 x i32> zeroinitializer, <4 x i32> %sub ret <4 x i32> %sel } ; Z = X -nsw Y ; (X (Z SMIN(Z, 0) define <4 x i32> @smin_vec4(<4 x i32> %x, <4 x i32> %y) { ; CHECK-LABEL: smin_vec4: ; CHECK: # BB#0: ; CHECK-NEXT: vpsubd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpxor %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpminsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %sub = sub nsw <4 x i32> %x, %y %cmp = icmp slt <4 x i32> %x, %y %sel = select <4 x i1> %cmp, <4 x i32> %sub, <4 x i32> zeroinitializer ret <4 x i32> %sel } define <4 x i32> @smax_vec1(<4 x i32> %x) { ; CHECK-LABEL: smax_vec1: ; CHECK: # BB#0: ; CHECK-NEXT: vpcmpeqd %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpxor %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %not_x = xor <4 x i32> %x, %cmp = icmp slt <4 x i32> %x, zeroinitializer %sel = select <4 x i1> %cmp, <4 x i32> %not_x, <4 x i32> ret <4 x i32> %sel } define <4 x i32> @smax_vec2(<4 x i32> %x) { ; CHECK-LABEL: smax_vec2: ; CHECK: # BB#0: ; CHECK-NEXT: vpcmpeqd %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpxor %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %not_x = xor <4 x i32> %x, %cmp = icmp sgt <4 x i32> %x, zeroinitializer %sel = select <4 x i1> %cmp, <4 x i32> , <4 x i32> %not_x ret <4 x i32> %sel } ; Z = X -nsw Y ; (X (Z SMAX(Z, 0) define <4 x i32> @smax_vec3(<4 x i32> %x, <4 x i32> %y) { ; CHECK-LABEL: smax_vec3: ; CHECK: # BB#0: ; CHECK-NEXT: vpsubd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpxor %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %sub = sub nsw <4 x i32> %x, %y %cmp = icmp slt <4 x i32> %x, %y %sel = select <4 x i1> %cmp, <4 x i32> zeroinitializer, <4 x i32> %sub ret <4 x i32> %sel } ; Z = X -nsw Y ; (X >s Y) ? Z : 0 ==> (Z >s 0) ? Z : 0 ==> SMAX(Z, 0) define <4 x i32> @smax_vec4(<4 x i32> %x, <4 x i32> %y) { ; CHECK-LABEL: smax_vec4: ; CHECK: # BB#0: ; CHECK-NEXT: vpsubd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: vpxor %xmm1, %xmm1, %xmm1 ; CHECK-NEXT: vpmaxsd %xmm1, %xmm0, %xmm0 ; CHECK-NEXT: retq ; %sub = sub nsw <4 x i32> %x, %y %cmp = icmp sgt <4 x i32> %x, %y %sel = select <4 x i1> %cmp, <4 x i32> %sub, <4 x i32> zeroinitializer ret <4 x i32> %sel } define <4 x i32> @umax_vec1(<4 x i32> %x) { ; CHECK-LABEL: umax_vec1: ; CHECK: # BB#0: ; CHECK-NEXT: vpmaxud {{.*}}(%rip), %xmm0, %xmm0 ; CHECK-NEXT: retq ; %cmp = icmp slt <4 x i32> %x, zeroinitializer %sel = select <4 x i1> %cmp, <4 x i32> %x, <4 x i32> ret <4 x i32> %sel } define <4 x i32> @umax_vec2(<4 x i32> %x) { ; CHECK-LABEL: umax_vec2: ; CHECK: # BB#0: ; CHECK-NEXT: vpmaxud {{.*}}(%rip), %xmm0, %xmm0 ; CHECK-NEXT: retq ; %cmp = icmp sgt <4 x i32> %x, %sel = select <4 x i1> %cmp, <4 x i32> , <4 x i32> %x ret <4 x i32> %sel } define <4 x i32> @umin_vec1(<4 x i32> %x) { ; CHECK-LABEL: umin_vec1: ; CHECK: # BB#0: ; CHECK-NEXT: vpminud {{.*}}(%rip), %xmm0, %xmm0 ; CHECK-NEXT: retq ; %cmp = icmp slt <4 x i32> %x, zeroinitializer %sel = select <4 x i1> %cmp, <4 x i32> , <4 x i32> %x ret <4 x i32> %sel } define <4 x i32> @umin_vec2(<4 x i32> %x) { ; CHECK-LABEL: umin_vec2: ; CHECK: # BB#0: ; CHECK-NEXT: vpminud {{.*}}(%rip), %xmm0, %xmm0 ; CHECK-NEXT: retq ; %cmp = icmp sgt <4 x i32> %x, %sel = select <4 x i1> %cmp, <4 x i32> %x, <4 x i32> ret <4 x i32> %sel }