; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -mtriple=thumbv8.1m.main-arm-none-eabi -mattr=+mve -verify-machineinstrs %s -o - | FileCheck %s ; RUN: llc -mtriple=thumbv8.1m.main-arm-none-eabi -mattr=+mve.fp -verify-machineinstrs %s -o - | FileCheck %s define arm_aapcs_vfpcc <16 x i8> @mov_int8_1() { ; CHECK-LABEL: mov_int8_1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i8 q0, #0x1 ; CHECK-NEXT: bx lr entry: ret <16 x i8> } define arm_aapcs_vfpcc <16 x i8> @mov_int8_m1() { ; CHECK-LABEL: mov_int8_m1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i8 q0, #0xff ; CHECK-NEXT: bx lr entry: ret <16 x i8> } define arm_aapcs_vfpcc <8 x i16> @mov_int16_1() { ; CHECK-LABEL: mov_int16_1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i16 q0, #0x1 ; CHECK-NEXT: bx lr entry: ret <8 x i16> } define arm_aapcs_vfpcc <8 x i16> @mov_int16_m1() { ; CHECK-LABEL: mov_int16_m1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i8 q0, #0xff ; CHECK-NEXT: bx lr entry: ret <8 x i16> } define arm_aapcs_vfpcc <8 x i16> @mov_int16_256() { ; CHECK-LABEL: mov_int16_256: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i16 q0, #0x100 ; CHECK-NEXT: bx lr entry: ret <8 x i16> } define arm_aapcs_vfpcc <8 x i16> @mov_int16_257() { ; CHECK-LABEL: mov_int16_257: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i8 q0, #0x1 ; CHECK-NEXT: bx lr entry: ret <8 x i16> } define arm_aapcs_vfpcc <8 x i16> @mov_int16_258() { ; CHECK-LABEL: mov_int16_258: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: adr r0, .LCPI6_0 ; CHECK-NEXT: vldrw.u32 q0, [r0] ; CHECK-NEXT: bx lr ; CHECK-NEXT: .p2align 4 ; CHECK-NEXT: @ %bb.1: ; CHECK-NEXT: .LCPI6_0: ; CHECK-NEXT: .long 16908546 @ double 8.204306265173532E-304 ; CHECK-NEXT: .long 16908546 ; CHECK-NEXT: .long 16908546 @ double 8.204306265173532E-304 ; CHECK-NEXT: .long 16908546 entry: ret <8 x i16> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_1() { ; CHECK-LABEL: mov_int32_1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i32 q0, #0x1 ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_256() { ; CHECK-LABEL: mov_int32_256: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i32 q0, #0x100 ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_65536() { ; CHECK-LABEL: mov_int32_65536: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i32 q0, #0x10000 ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_16777216() { ; CHECK-LABEL: mov_int32_16777216: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i32 q0, #0x1000000 ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_16777217() { ; CHECK-LABEL: mov_int32_16777217: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: adr r0, .LCPI11_0 ; CHECK-NEXT: vldrw.u32 q0, [r0] ; CHECK-NEXT: bx lr ; CHECK-NEXT: .p2align 4 ; CHECK-NEXT: @ %bb.1: ; CHECK-NEXT: .LCPI11_0: ; CHECK-NEXT: .long 16777217 @ double 7.2911290000737531E-304 ; CHECK-NEXT: .long 16777217 ; CHECK-NEXT: .long 16777217 @ double 7.2911290000737531E-304 ; CHECK-NEXT: .long 16777217 entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_17919() { ; CHECK-LABEL: mov_int32_17919: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i32 q0, #0x45ff ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_4587519() { ; CHECK-LABEL: mov_int32_4587519: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i32 q0, #0x45ffff ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_m1() { ; CHECK-LABEL: mov_int32_m1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i8 q0, #0xff ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_4294901760() { ; CHECK-LABEL: mov_int32_4294901760: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmvn.i32 q0, #0xffff ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_4278190335() { ; CHECK-LABEL: mov_int32_4278190335: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: adr r0, .LCPI16_0 ; CHECK-NEXT: vldrw.u32 q0, [r0] ; CHECK-NEXT: bx lr ; CHECK-NEXT: .p2align 4 ; CHECK-NEXT: @ %bb.1: ; CHECK-NEXT: .LCPI16_0: ; CHECK-NEXT: .long 4278190335 @ double -5.4874634341155774E+303 ; CHECK-NEXT: .long 4278190335 ; CHECK-NEXT: .long 4278190335 @ double -5.4874634341155774E+303 ; CHECK-NEXT: .long 4278190335 entry: ret <4 x i32> } define arm_aapcs_vfpcc <4 x i32> @mov_int32_4278255615() { ; CHECK-LABEL: mov_int32_4278255615: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmvn.i32 q0, #0xff0000 ; CHECK-NEXT: bx lr entry: ret <4 x i32> } define arm_aapcs_vfpcc <2 x i64> @mov_int64_1() { ; CHECK-LABEL: mov_int64_1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: adr r0, .LCPI18_0 ; CHECK-NEXT: vldrw.u32 q0, [r0] ; CHECK-NEXT: bx lr ; CHECK-NEXT: .p2align 4 ; CHECK-NEXT: @ %bb.1: ; CHECK-NEXT: .LCPI18_0: ; CHECK-NEXT: .long 1 @ double 4.9406564584124654E-324 ; CHECK-NEXT: .long 0 ; CHECK-NEXT: .long 1 @ double 4.9406564584124654E-324 ; CHECK-NEXT: .long 0 entry: ret <2 x i64> } define arm_aapcs_vfpcc <2 x i64> @mov_int64_m1() { ; CHECK-LABEL: mov_int64_m1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i8 q0, #0xff ; CHECK-NEXT: bx lr entry: ret <2 x i64> } define arm_aapcs_vfpcc <4 x float> @mov_float_1() { ; CHECK-LABEL: mov_float_1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: adr r0, .LCPI20_0 ; CHECK-NEXT: vldrw.u32 q0, [r0] ; CHECK-NEXT: bx lr ; CHECK-NEXT: .p2align 4 ; CHECK-NEXT: @ %bb.1: ; CHECK-NEXT: .LCPI20_0: ; CHECK-NEXT: .long 1065353216 @ double 0.007812501848093234 ; CHECK-NEXT: .long 1065353216 ; CHECK-NEXT: .long 1065353216 @ double 0.007812501848093234 ; CHECK-NEXT: .long 1065353216 entry: ret <4 x float> } define arm_aapcs_vfpcc <4 x float> @mov_float_m3() { ; CHECK-LABEL: mov_float_m3: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: adr r0, .LCPI21_0 ; CHECK-NEXT: vldrw.u32 q0, [r0] ; CHECK-NEXT: bx lr ; CHECK-NEXT: .p2align 4 ; CHECK-NEXT: @ %bb.1: ; CHECK-NEXT: .LCPI21_0: ; CHECK-NEXT: .long 3225419776 @ double -32.000022917985916 ; CHECK-NEXT: .long 3225419776 ; CHECK-NEXT: .long 3225419776 @ double -32.000022917985916 ; CHECK-NEXT: .long 3225419776 entry: ret <4 x float> } define arm_aapcs_vfpcc <8 x half> @mov_float16_1() { ; CHECK-LABEL: mov_float16_1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i16 q0, #0x3c00 ; CHECK-NEXT: bx lr entry: ret <8 x half> } define arm_aapcs_vfpcc <8 x half> @mov_float16_m3() { ; CHECK-LABEL: mov_float16_m3: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: vmov.i16 q0, #0xc200 ; CHECK-NEXT: bx lr entry: ret <8 x half> } define arm_aapcs_vfpcc <2 x double> @mov_double_1() { ; CHECK-LABEL: mov_double_1: ; CHECK: @ %bb.0: @ %entry ; CHECK-NEXT: adr r0, .LCPI24_0 ; CHECK-NEXT: vldrw.u32 q0, [r0] ; CHECK-NEXT: bx lr ; CHECK-NEXT: .p2align 4 ; CHECK-NEXT: @ %bb.1: ; CHECK-NEXT: .LCPI24_0: ; CHECK-NEXT: .long 0 @ double 1 ; CHECK-NEXT: .long 1072693248 ; CHECK-NEXT: .long 0 @ double 1 ; CHECK-NEXT: .long 1072693248 entry: ret <2 x double> }