; RUN: llc -mtriple=aarch64-linux-gnu -mattr=+sve < %s | FileCheck %s ; ; ST1B, ST1W, ST1H, ST1D: vector + immediate (index) ; e.g. st1h { z0.s }, p0, [z1.s, #16] ; ; ST1B define void @sst1b_s_imm( %data, %pg, %base) { ; CHECK-LABEL: sst1b_s_imm: ; CHECK: st1b { z0.s }, p0, [z1.s, #16] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.imm.nxv4i8.nxv4i32( %data_trunc, %pg, %base, i64 16) ret void } define void @sst1b_d_imm( %data, %pg, %base) { ; CHECK-LABEL: sst1b_d_imm: ; CHECK: st1b { z0.d }, p0, [z1.d, #16] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.imm.nxv2i8.nxv2i64( %data_trunc, %pg, %base, i64 16) ret void } ; ST1H define void @sst1h_s_imm( %data, %pg, %base) { ; CHECK-LABEL: sst1h_s_imm: ; CHECK: st1h { z0.s }, p0, [z1.s, #16] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.imm.nxv4i16.nxv4i32( %data_trunc, %pg, %base, i64 16) ret void } define void @sst1h_d_imm( %data, %pg, %base) { ; CHECK-LABEL: sst1h_d_imm: ; CHECK: st1h { z0.d }, p0, [z1.d, #16] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.imm.nxv2i16.nxv2i64( %data_trunc, %pg, %base, i64 16) ret void } ; ST1W define void @sst1w_s_imm( %data, %pg, %base) { ; CHECK-LABEL: sst1w_s_imm: ; CHECK: st1w { z0.s }, p0, [z1.s, #16] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.imm.nxv4i32.nxv4i32( %data, %pg, %base, i64 16) ret void } define void @sst1w_d_imm( %data, %pg, %base) { ; CHECK-LABEL: sst1w_d_imm: ; CHECK: st1w { z0.d }, p0, [z1.d, #16] ; CHECK-NEXT: ret %data_trunc = trunc %data to call void @llvm.aarch64.sve.st1.scatter.imm.nxv2i32.nxv2i64( %data_trunc, %pg, %base, i64 16) ret void } define void @sst1w_s_imm_float( %data, %pg, %base) { ; CHECK-LABEL: sst1w_s_imm_float: ; CHECK: st1w { z0.s }, p0, [z1.s, #16] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.imm.nxv4f32.nxv4i32( %data, %pg, %base, i64 16) ret void } ; ST1D define void @sst1d_d_imm( %data, %pg, %base) { ; CHECK-LABEL: sst1d_d_imm: ; CHECK: st1d { z0.d }, p0, [z1.d, #16] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.imm.nxv2i64.nxv2i64( %data, %pg, %base, i64 16) ret void } define void @sst1d_d_imm_double( %data, %pg, %base) { ; CHECK-LABEL: sst1d_d_imm_double: ; CHECK: st1d { z0.d }, p0, [z1.d, #16] ; CHECK-NEXT: ret call void @llvm.aarch64.sve.st1.scatter.imm.nxv2f64.nxv2i64( %data, %pg, %base, i64 16) ret void } ; ST1B declare void @llvm.aarch64.sve.st1.scatter.imm.nxv4i8.nxv4i32(, , , i64) declare void @llvm.aarch64.sve.st1.scatter.imm.nxv2i8.nxv2i64(, , , i64) ; ST1H declare void @llvm.aarch64.sve.st1.scatter.imm.nxv4i16.nxv4i32(, , , i64) declare void @llvm.aarch64.sve.st1.scatter.imm.nxv2i16.nxv2i64(, , , i64) ; ST1W declare void @llvm.aarch64.sve.st1.scatter.imm.nxv4i32.nxv4i32(, , , i64) declare void @llvm.aarch64.sve.st1.scatter.imm.nxv2i32.nxv2i64(, , , i64) declare void @llvm.aarch64.sve.st1.scatter.imm.nxv4f32.nxv4i32(, , , i64) ; ST1D declare void @llvm.aarch64.sve.st1.scatter.imm.nxv2i64.nxv2i64(, , , i64) declare void @llvm.aarch64.sve.st1.scatter.imm.nxv2f64.nxv2i64(, , , i64)