//===-- VIInstrFormats.td - VI Instruction Encodings ----------------------===// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// // // VI Instruction format definitions. // //===----------------------------------------------------------------------===// class VOP3a_vi op> : Enc64 { bits<2> src0_modifiers; bits<9> src0; bits<2> src1_modifiers; bits<9> src1; bits<2> src2_modifiers; bits<9> src2; bits<1> clamp; bits<2> omod; let Inst{8} = src0_modifiers{1}; let Inst{9} = src1_modifiers{1}; let Inst{10} = src2_modifiers{1}; let Inst{15} = clamp; let Inst{25-16} = op; let Inst{31-26} = 0x34; //encoding let Inst{40-32} = src0; let Inst{49-41} = src1; let Inst{58-50} = src2; let Inst{60-59} = omod; let Inst{61} = src0_modifiers{0}; let Inst{62} = src1_modifiers{0}; let Inst{63} = src2_modifiers{0}; } class VOP3e_vi op> : VOP3a_vi { bits<8> vdst; let Inst{7-0} = vdst; } class VOP3be_vi op> : Enc64 { bits<8> vdst; bits<2> src0_modifiers; bits<9> src0; bits<2> src1_modifiers; bits<9> src1; bits<2> src2_modifiers; bits<9> src2; bits<7> sdst; bits<2> omod; bits<1> clamp; let Inst{7-0} = vdst; let Inst{14-8} = sdst; let Inst{15} = clamp; let Inst{25-16} = op; let Inst{31-26} = 0x34; //encoding let Inst{40-32} = src0; let Inst{49-41} = src1; let Inst{58-50} = src2; let Inst{60-59} = omod; let Inst{61} = src0_modifiers{0}; let Inst{62} = src1_modifiers{0}; let Inst{63} = src2_modifiers{0}; } class VOP_DPP pattern, bit HasMods = 0> : VOPAnyCommon { let DPP = 1; let Size = 8; let AsmMatchConverter = !if(!eq(HasMods,1), "cvtDPP", ""); let AsmVariantName = AMDGPUAsmVariants.DPP; } class VOP_DPPe : Enc64 { bits<2> src0_modifiers; bits<8> src0; bits<2> src1_modifiers; bits<9> dpp_ctrl; bits<1> bound_ctrl; bits<4> bank_mask; bits<4> row_mask; let Inst{39-32} = src0; let Inst{48-40} = dpp_ctrl; let Inst{51} = bound_ctrl; let Inst{52} = src0_modifiers{0}; // src0_neg let Inst{53} = src0_modifiers{1}; // src0_abs let Inst{54} = src1_modifiers{0}; // src1_neg let Inst{55} = src1_modifiers{1}; // src1_abs let Inst{59-56} = bank_mask; let Inst{63-60} = row_mask; } class VOP1_DPPe op> : VOP_DPPe { bits<8> vdst; let Inst{8-0} = 0xfa; // dpp let Inst{16-9} = op; let Inst{24-17} = vdst; let Inst{31-25} = 0x3f; //encoding } class VOP2_DPPe op> : VOP_DPPe { bits<8> vdst; bits<8> src1; let Inst{8-0} = 0xfa; //dpp let Inst{16-9} = src1; let Inst{24-17} = vdst; let Inst{30-25} = op; let Inst{31} = 0x0; //encoding } class VOP_SDWA pattern, bit HasMods = 0> : VOPAnyCommon { let SDWA = 1; let Size = 8; let AsmVariantName = AMDGPUAsmVariants.SDWA; } class VOP_SDWAe : Enc64 { bits<8> src0; bits<3> src0_sel; bits<2> src0_fmodifiers; // {abs,neg} bits<1> src0_imodifiers; // sext bits<3> src1_sel; bits<2> src1_fmodifiers; bits<1> src1_imodifiers; bits<3> dst_sel; bits<2> dst_unused; bits<1> clamp; let Inst{39-32} = src0; let Inst{42-40} = dst_sel; let Inst{44-43} = dst_unused; let Inst{45} = clamp; let Inst{50-48} = src0_sel; let Inst{53-52} = src0_fmodifiers; let Inst{51} = src0_imodifiers; let Inst{58-56} = src1_sel; let Inst{61-60} = src1_fmodifiers; let Inst{59} = src1_imodifiers; } class VOP1_SDWAe op> : VOP_SDWAe { bits<8> vdst; let Inst{8-0} = 0xf9; // sdwa let Inst{16-9} = op; let Inst{24-17} = vdst; let Inst{31-25} = 0x3f; // encoding } class VOP2_SDWAe op> : VOP_SDWAe { bits<8> vdst; bits<8> src1; let Inst{8-0} = 0xf9; // sdwa let Inst{16-9} = src1; let Inst{24-17} = vdst; let Inst{30-25} = op; let Inst{31} = 0x0; // encoding } class EXPe_vi : EXPe { let Inst{31-26} = 0x31; //encoding } class VINTRPe_vi op> : VINTRPe { let Inst{31-26} = 0x35; // encoding }