From 757f3fc394cb57c721ce12373fb34ed5ff19e74d Mon Sep 17 00:00:00 2001 From: Craig Topper Date: Thu, 27 Dec 2012 07:16:08 +0000 Subject: Add hasSideEffects=0 to some forms of ROUND, RCP, and RSQRT. llvm-svn: 171143 --- llvm/lib/Target/X86/X86InstrSSE.td | 3 +++ 1 file changed, 3 insertions(+) (limited to 'llvm/lib') diff --git a/llvm/lib/Target/X86/X86InstrSSE.td b/llvm/lib/Target/X86/X86InstrSSE.td index 9c9628916ee..672a43a7f12 100644 --- a/llvm/lib/Target/X86/X86InstrSSE.td +++ b/llvm/lib/Target/X86/X86InstrSSE.td @@ -3289,6 +3289,7 @@ multiclass sse1_fp_unop_rw opc, string OpcodeStr, SDNode OpNode, (ins VR128:$src1, VR128:$src2), !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"), [], itins.rr>; + let mayLoad = 1, hasSideEffects = 0 in def SSm_Int : SSI opcss, bits<8> opcsd, Intrinsic F64Int, bit Is2Addr = 1> { let ExeDomain = GenericDomain in { // Operation, reg. + let hasSideEffects = 0 in def SSr : SS4AIi8