From d183d8c772b3029b0a5fbb219d7cfe27615004d9 Mon Sep 17 00:00:00 2001 From: Thomas Lively Date: Thu, 30 Aug 2018 21:36:48 +0000 Subject: [WebAssembly] SIMD loads and stores Summary: Reuse the patterns from WebAssemblyInstrMemory.td. Reviewers: aheejin, dschuff Subscribers: sbc100, jgravelle-google, sunfish, llvm-commits Differential Revision: https://reviews.llvm.org/D51383 llvm-svn: 341127 --- .../lib/Target/WebAssembly/WebAssemblyInstrSIMD.td | 45 +++++++++++++++++++++- 1 file changed, 44 insertions(+), 1 deletion(-) (limited to 'llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td') diff --git a/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td b/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td index afde9ec63cb..459e00a25d6 100644 --- a/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td +++ b/llvm/lib/Target/WebAssembly/WebAssemblyInstrSIMD.td @@ -18,13 +18,28 @@ def ImmI#SIZE : ImmLeaf; foreach SIZE = [2, 4, 8, 16, 32] in def LaneIdx#SIZE : ImmLeaf; -// const vectors multiclass ConstVec { defm CONST_V128_#vec_t : SIMD_I<(outs V128:$dst), ops, (outs), ops, [(set V128:$dst, (vec_t pat))], "v128.const\t$dst, "#args, "v128.const\t"#args, 0>; } +multiclass SIMDLoad { + let mayLoad = 1 in + defm LOAD_#vec_t : + SIMD_I<(outs V128:$dst), (ins P2Align:$align, offset32_op:$off, I32:$addr), + (outs), (ins P2Align:$align, offset32_op:$off), [], + "v128.load\t$dst, ${off}(${addr})$align", + "v128.load\t$off$align", 1>; +} +multiclass SIMDStore { + let mayStore = 1 in + defm STORE_#vec_t : + SIMD_I<(outs), (ins P2Align:$align, offset32_op:$off, I32:$addr, V128:$vec), + (outs), (ins P2Align:$align, offset32_op:$off), [], + "v128.store\t${off}(${addr})$align, $vec", + "v128.store\t$off$align", 2>; +} multiclass ExtractLane simdop, string suffix = "", SDNode extract = vector_extract> { @@ -177,6 +192,11 @@ defm "" : ConstVec; +foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { +defm "" : SIMDLoad; +defm "" : SIMDStore; +} + defm "" : ExtractLaneExtended<"_s", 9>; defm "" : ExtractLaneExtended<"_u", 10>; defm "" : ExtractLane; @@ -222,6 +242,29 @@ defm "" : SIMDNot; } // Defs = [ARGUMENTS] +// Def load and store patterns from WebAssemblyInstrMemory.td for vector types +foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { + +def : LoadPatNoOffset("LOAD_"#vec_t)>; +def : LoadPatImmOff("LOAD_"#vec_t)>; +def : LoadPatImmOff("LOAD_"#vec_t)>; +def : LoadPatGlobalAddr("LOAD_"#vec_t)>; +def : LoadPatExternalSym("LOAD_"#vec_t)>; +def : LoadPatOffsetOnly("LOAD_"#vec_t)>; +def : LoadPatGlobalAddrOffOnly("LOAD_"#vec_t)>; +def : LoadPatExternSymOffOnly("LOAD_"#vec_t)>; + +def : StorePatNoOffset("STORE_"#vec_t)>; +def : StorePatImmOff("STORE_"#vec_t)>; +def : StorePatImmOff("STORE_"#vec_t)>; +def : StorePatGlobalAddr("STORE_"#vec_t)>; +def : StorePatExternalSym("STORE_"#vec_t)>; +def : StorePatOffsetOnly("STORE_"#vec_t)>; +def : StorePatGlobalAddrOffOnly("STORE_"#vec_t)>; +def : StorePatExternSymOffOnly("STORE_"#vec_t)>; + +} + // follow convention of making implicit expansions unsigned def : Pat<(i32 (vector_extract (v16i8 V128:$vec), (i32 LaneIdx16:$idx))), (EXTRACT_LANE_v16i8_u V128:$vec, (i32 LaneIdx16:$idx))>; -- cgit v1.2.3