summaryrefslogtreecommitdiffstats
path: root/llvm/test
diff options
context:
space:
mode:
Diffstat (limited to 'llvm/test')
-rw-r--r--llvm/test/CodeGen/AArch64/GlobalISel/select-pr32733.mir1
-rw-r--r--llvm/test/CodeGen/AMDGPU/merge-m0.mir1
-rw-r--r--llvm/test/CodeGen/ARM/v6-jumptable-clobber.mir2
-rw-r--r--llvm/test/CodeGen/Mips/compactbranches/empty-block.mir1
-rw-r--r--llvm/test/CodeGen/Thumb2/tbb-removeadd.mir1
-rw-r--r--llvm/test/CodeGen/X86/GlobalISel/irtranslator-call.ll1
-rw-r--r--llvm/test/DebugInfo/MIR/X86/empty-inline.mir1
7 files changed, 0 insertions, 8 deletions
diff --git a/llvm/test/CodeGen/AArch64/GlobalISel/select-pr32733.mir b/llvm/test/CodeGen/AArch64/GlobalISel/select-pr32733.mir
index 96436209451..c35d1719f84 100644
--- a/llvm/test/CodeGen/AArch64/GlobalISel/select-pr32733.mir
+++ b/llvm/test/CodeGen/AArch64/GlobalISel/select-pr32733.mir
@@ -13,7 +13,6 @@
name: main
alignment: 2
exposesReturnsTwice: false
-noVRegs: false
legalized: true
regBankSelected: true
selected: false
diff --git a/llvm/test/CodeGen/AMDGPU/merge-m0.mir b/llvm/test/CodeGen/AMDGPU/merge-m0.mir
index 064db49924e..720642ad1dd 100644
--- a/llvm/test/CodeGen/AMDGPU/merge-m0.mir
+++ b/llvm/test/CodeGen/AMDGPU/merge-m0.mir
@@ -50,7 +50,6 @@
name: test
alignment: 0
exposesReturnsTwice: false
-noVRegs: false
legalized: false
regBankSelected: false
selected: false
diff --git a/llvm/test/CodeGen/ARM/v6-jumptable-clobber.mir b/llvm/test/CodeGen/ARM/v6-jumptable-clobber.mir
index 0e9bc42565f..6577ef84867 100644
--- a/llvm/test/CodeGen/ARM/v6-jumptable-clobber.mir
+++ b/llvm/test/CodeGen/ARM/v6-jumptable-clobber.mir
@@ -190,7 +190,6 @@
name: foo
alignment: 1
exposesReturnsTwice: false
-noVRegs: true
legalized: false
regBankSelected: false
selected: false
@@ -289,7 +288,6 @@ body: |
name: bar
alignment: 1
exposesReturnsTwice: false
-noVRegs: true
legalized: false
regBankSelected: false
selected: false
diff --git a/llvm/test/CodeGen/Mips/compactbranches/empty-block.mir b/llvm/test/CodeGen/Mips/compactbranches/empty-block.mir
index 7831e51e315..7fb1afae912 100644
--- a/llvm/test/CodeGen/Mips/compactbranches/empty-block.mir
+++ b/llvm/test/CodeGen/Mips/compactbranches/empty-block.mir
@@ -39,7 +39,6 @@
name: l5
alignment: 2
exposesReturnsTwice: false
-noVRegs: true
legalized: false
regBankSelected: false
selected: false
diff --git a/llvm/test/CodeGen/Thumb2/tbb-removeadd.mir b/llvm/test/CodeGen/Thumb2/tbb-removeadd.mir
index 89ed9872053..10606679134 100644
--- a/llvm/test/CodeGen/Thumb2/tbb-removeadd.mir
+++ b/llvm/test/CodeGen/Thumb2/tbb-removeadd.mir
@@ -39,7 +39,6 @@
name: Func
alignment: 1
exposesReturnsTwice: false
-noVRegs: true
legalized: false
regBankSelected: false
selected: false
diff --git a/llvm/test/CodeGen/X86/GlobalISel/irtranslator-call.ll b/llvm/test/CodeGen/X86/GlobalISel/irtranslator-call.ll
index bc394f6e156..6c60aed67a7 100644
--- a/llvm/test/CodeGen/X86/GlobalISel/irtranslator-call.ll
+++ b/llvm/test/CodeGen/X86/GlobalISel/irtranslator-call.ll
@@ -5,7 +5,6 @@ define void @test_void_return() {
; CHECK-LABEL: name: test_void_return
; CHECK: alignment: 4
; CHECK-NEXT: exposesReturnsTwice: false
-; CHECK-NEXT: noVRegs: false
; CHECK-NEXT: legalized: false
; CHECK-NEXT: regBankSelected: false
; CHECK-NEXT: selected: false
diff --git a/llvm/test/DebugInfo/MIR/X86/empty-inline.mir b/llvm/test/DebugInfo/MIR/X86/empty-inline.mir
index 1766a8f4461..71d10fe9de9 100644
--- a/llvm/test/DebugInfo/MIR/X86/empty-inline.mir
+++ b/llvm/test/DebugInfo/MIR/X86/empty-inline.mir
@@ -73,7 +73,6 @@
name: _ZN1C5m_fn3Ev
alignment: 4
exposesReturnsTwice: false
-noVRegs: true
legalized: false
regBankSelected: false
selected: false
OpenPOWER on IntegriCloud