diff options
Diffstat (limited to 'llvm/lib')
-rw-r--r-- | llvm/lib/CodeGen/SelectionDAG/ResourcePriorityQueue.cpp | 12 |
1 files changed, 5 insertions, 7 deletions
diff --git a/llvm/lib/CodeGen/SelectionDAG/ResourcePriorityQueue.cpp b/llvm/lib/CodeGen/SelectionDAG/ResourcePriorityQueue.cpp index c59a3005523..5038d522b74 100644 --- a/llvm/lib/CodeGen/SelectionDAG/ResourcePriorityQueue.cpp +++ b/llvm/lib/CodeGen/SelectionDAG/ResourcePriorityQueue.cpp @@ -42,14 +42,12 @@ static cl::opt<signed> RegPressureThreshold( cl::desc("Track reg pressure and switch priority to in-depth")); ResourcePriorityQueue::ResourcePriorityQueue(SelectionDAGISel *IS) - : Picker(this), InstrItins(IS->TLI->getTargetMachine() - .getSubtargetImpl() - ->getInstrItineraryData()) { - const TargetMachine &TM = (*IS->MF).getTarget(); - TRI = TM.getSubtargetImpl()->getRegisterInfo(); + : Picker(this), InstrItins(IS->MF->getSubtarget().getInstrItineraryData()) { + const TargetSubtargetInfo &STI = IS->MF->getSubtarget(); + TRI = STI.getRegisterInfo(); TLI = IS->TLI; - TII = TM.getSubtargetImpl()->getInstrInfo(); - ResourcesModel = TII->CreateTargetScheduleState(&TM, nullptr); + TII = STI.getInstrInfo(); + ResourcesModel = TII->CreateTargetScheduleState(&IS->MF->getTarget(), nullptr); // This hard requirement could be relaxed, but for now // do not let it procede. assert(ResourcesModel && "Unimplemented CreateTargetScheduleState."); |