diff options
-rw-r--r-- | llvm/lib/Target/X86/X86ScheduleBtVer2.td | 10 |
1 files changed, 8 insertions, 2 deletions
diff --git a/llvm/lib/Target/X86/X86ScheduleBtVer2.td b/llvm/lib/Target/X86/X86ScheduleBtVer2.td index 5048946bbbb..e8987b7dce9 100644 --- a/llvm/lib/Target/X86/X86ScheduleBtVer2.td +++ b/llvm/lib/Target/X86/X86ScheduleBtVer2.td @@ -76,14 +76,20 @@ def : ReadAdvance<ReadAfterLd, 3>; // folded loads. multiclass JWriteResIntPair<X86FoldableSchedWrite SchedRW, ProcResourceKind ExePort, - int Lat> { + int Lat, int Res = 1, int UOps = 1> { // Register variant is using a single cycle on ExePort. - def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; } + def : WriteRes<SchedRW, [ExePort]> { + let Latency = Lat; + let ResourceCycles = [Res]; + let NumMicroOps = UOps; + } // Memory variant also uses a cycle on JLAGU and adds 3 cycles to the // latency. def : WriteRes<SchedRW.Folded, [JLAGU, ExePort]> { let Latency = !add(Lat, 3); + let ResourceCycles = [1, Res]; + let NumMicroOps = UOps; } } |